Investigation of the Assembly Reflow Process and PCB Design on the Reliability of WLCSP

被引:0
作者
Liu, Yong [1 ]
Qian, Qiuxiao [1 ]
Qu, Shichun [1 ]
Martin, Stephen [1 ]
Jeon, Oseob [1 ]
机构
[1] Fairchild Semicond Corp, Portland, ME 04106 USA
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Intensive FEA modeling was applied to the investigation of early solder joint failures of WLCSP mounted on test PCBs. In particular, stress in assembly reflow process was studied with 25 balls; 0.4 mm pitch WLCSP and PCBs with specially placed plated though vias. The 25 ball WLCSP in the study has 5x5 ball array, which corresponds to 16 outmost solder joints and nine inner solder joints, all soldered to the matching copper pads on the test PCB. Three PCB designs were modeled to understand the impact of PCB through via arrangement on stresses in solder joints during assembly reflow process: design #1 has no PCB through vias at all; design #2 has plated through vias under nine inner PCB copper pads; design #3 has plated through vias under all 25 PCB copper pads. The modeling results disclose that PCB design #2 with plated through vias under nine inner PCB copper pads induces the highest solder stress in all three models. Contrary to common sense of higher stress on corner solder joints due to coefficient of thermal expansion (CTE) mismatch of silicon and PCB, the maximum stresses of design #2 actually occur on the inner solder joints. The simulation results match well with experimental observations. For PCB design #1 and #3, highest solder stress is lower than stress in design #2. In addition, in both cases, the maximum stress locates on the corner solder joints. New PCB design guidelines have since been implemented based on the simulation. Due to the improvement of the design, premature solder joint failure has not been recorded.
引用
收藏
页码:959 / 964
页数:6
相关论文
共 50 条
  • [41] Reliability evaluation and structure design optimization of Wafer Level Chip Scale Packaging (WLCSP)
    Gao, Shan
    Hong, Jupyo
    Kim, Jinsu
    Kim, Jingu
    Choi, Seogmoon
    Yi, Sung
    ESTC 2008: 2ND ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 701 - 705
  • [42] PCB design becomes focus of entire design process
    Small, CH
    COMPUTER DESIGN, 1998, 37 (03): : 58 - +
  • [43] Improving the reliability of a plastic IC package in the reflow soldering process by DOE
    Woo, GW
    Lee, KY
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2005, 17 (01) : 40 - 48
  • [44] Investigation of data distribution effect in Random Forest Machine Learning Algorithm for WLCSP Reliability Prediction
    Chen, B. W.
    Tsai, T. H.
    Chiang, K. N.
    2020 15TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT 2020), 2020, : 196 - 199
  • [45] SPC system analysis and design of reflow soldering process
    Li Chun-quan
    Wu Zhao-hua
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 381 - +
  • [46] Temperature prediction for system in package assembly during the reflow soldering process
    deng, Shang-Shiuan
    Hwang, Sheng-Jye
    Lee, Huei-Huang
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2016, 98 : 1 - 9
  • [47] Improving the reliability of the plastic IC package in reflow soldering process by optimization
    Kim, GW
    Lee, KY
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2004, 27 (02): : 352 - 358
  • [48] Deployment of a Reflow Process Model to Support Quality and Reliability in PCA Manufacturing
    Huertas-Quintero, L. A.
    Conway, P. P.
    Whalley, D. C.
    West, A. A.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 315 - 320
  • [49] PiP technology cuts PCB assembly costs while boosting reliability
    Dirjish, Mat
    Electronic Design, 2008, 56 (06)
  • [50] Stencil design for lead-free reflow process
    Steplewski, W.
    Koziol, G.
    2007 30TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY, 2007, : 330 - 334