Investigation of the Assembly Reflow Process and PCB Design on the Reliability of WLCSP

被引:0
作者
Liu, Yong [1 ]
Qian, Qiuxiao [1 ]
Qu, Shichun [1 ]
Martin, Stephen [1 ]
Jeon, Oseob [1 ]
机构
[1] Fairchild Semicond Corp, Portland, ME 04106 USA
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Intensive FEA modeling was applied to the investigation of early solder joint failures of WLCSP mounted on test PCBs. In particular, stress in assembly reflow process was studied with 25 balls; 0.4 mm pitch WLCSP and PCBs with specially placed plated though vias. The 25 ball WLCSP in the study has 5x5 ball array, which corresponds to 16 outmost solder joints and nine inner solder joints, all soldered to the matching copper pads on the test PCB. Three PCB designs were modeled to understand the impact of PCB through via arrangement on stresses in solder joints during assembly reflow process: design #1 has no PCB through vias at all; design #2 has plated through vias under nine inner PCB copper pads; design #3 has plated through vias under all 25 PCB copper pads. The modeling results disclose that PCB design #2 with plated through vias under nine inner PCB copper pads induces the highest solder stress in all three models. Contrary to common sense of higher stress on corner solder joints due to coefficient of thermal expansion (CTE) mismatch of silicon and PCB, the maximum stresses of design #2 actually occur on the inner solder joints. The simulation results match well with experimental observations. For PCB design #1 and #3, highest solder stress is lower than stress in design #2. In addition, in both cases, the maximum stress locates on the corner solder joints. New PCB design guidelines have since been implemented based on the simulation. Due to the improvement of the design, premature solder joint failure has not been recorded.
引用
收藏
页码:959 / 964
页数:6
相关论文
共 50 条
  • [1] WLCSP Package and PCB Design for Board Level Reliability
    Chiu, Jason
    Chang, K. C.
    Hsu, Steven
    Tsao, Pei-Haw
    Lii, M. J.
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 763 - 767
  • [2] Reliability Sensibility Analysis of the PCB Assembly concerning Warpage during the Reflow Soldering Process
    Guo, Yu
    Liu, Minghe
    Yin, Mingang
    Yan, Yutao
    MATHEMATICS, 2022, 10 (17)
  • [3] Fiffect of PCB stack-up on Temperature Cycling Reliability of WLCSP
    Roucou, R.
    Zaal, J. J. M.
    Rongen, R. T. H.
    van der Wel, P. J.
    2018 7TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2018,
  • [4] MODELING THE REFLOW SOLDERING PROCESS IN PCB'S
    Costa, Joao
    Soares, Delfim
    Teixeira, Senhorinha F.
    Cerqueira, Fatima
    Macedo, Francisco
    Rodrigues, Nelson
    Ribas, Luis
    Teixeira, Jose Carlos
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [5] New Method of WLCSP for Process Optimization and Reliability Prediction
    Ku, Chin-Yu
    Huang, Wei-Chi
    Lien, Young-Chang
    Yew, Ming-Chih
    Lin, Po-Yao
    Yu, Hsiu-Mei
    2012 23RD ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2012, : 404 - 409
  • [6] Mechanical reliability of self-aligned chip assembly after reflow soldering process
    Mokhtar, Mohd Najib Ali
    Abdullah, M. Z.
    Saad, Abdullah Aziz
    Cheani, Fakhrozi
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2021, 33 (01) : 9 - 17
  • [7] Simplifying the assembly process with a reflow/encapsulant
    Electronic Packaging and Production, 1997, 37 (03):
  • [8] Optimization of PCB Assembly Process
    Tarba, Larisa
    Mach, Pavel
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY AND ELECTRONIC PACKAGING (SIITME), 2016, : 55 - 58
  • [9] Dynamic warpage simulation of molded PCB under reflow process
    Sek, Chun Hei Edmund
    Abdullah, M. Z.
    Yu, Kok Hwa Hwa
    Wong, Shaw Fong
    CIRCUIT WORLD, 2023, 49 (02) : 202 - 210
  • [10] Influence of PCB parameters on CSP assembly and reliability
    Primavera, Anthony A.
    1600, IHS Publ Group, Libertyville, IL, USA (09):