Future Prospects of NAND Flash Memory Technology-The Evolution from Floating Gate to Charge Trapping to 3D Stacking

被引:83
作者
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
关键词
NAND Flash; Charge Trapping NVM; 3D Memory; VG (Vertical Gate) 3D Memory; BE-SONOS; MANOS; Scaling Limitation;
D O I
10.1166/jnn.2012.6650
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
NAND Flash memory has scaled at phenomenal speed in the last decade and conventional floating gate (FG) Flash memory has now commenced volume production in the 2X nm node. Despite this stunning success, the technology challenges are formidable below 20 nm. Charge-trapping (CT) devices are promising to scale beyond 20 nm but below 10 nm both CT and FG devices hold too few electrons for robust MLC (Multi-level Cell, or more than one bit storage per cell) storage. The simpler structure and its more robust storage (not sensitive to tunnel oxide defects since charges are stored in deep trap levels) also make CT suitable for 3D stacking. Optimistically, 3D CT Flash memory may allow the density increase to continue, for at least another decade beyond the 1X nm node. In this paper, we review the current status of FG devices, their scaling challenges, and the operation principles of CT devices and several variations such as TANOS and BE-SONOS. We will then discuss various 3D memory architectures, technology challenges and address the poly-silicon thin film transistor (TFT) issues.
引用
收藏
页码:7604 / 7618
页数:15
相关论文
共 37 条
[1]   High-density (4.4F2) NAND flash technology using Super-Shallow Channel Profile (SSCP) engineering [J].
Arai, F ;
Arai, N ;
Satoh, S ;
Yaegashi, T ;
Kamiya, E ;
Matsunaga, Y ;
Takeuchi, Y ;
Kamata, H ;
Shimizu, A ;
Ohtani, N ;
Kai, N ;
Takahashi, S ;
Moriyama, W ;
Kugimiya, K ;
Miyazaki, S ;
Hirose, T ;
Meguro, H ;
Hatakeyama, K ;
Shimizu, K ;
Shirota, R .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :775-778
[2]   Novel Dual Layer Floating Gate Structure as Enabler of Fully Planar Flash memory [J].
Blomme, Pieter ;
Rosmeulen, Maarten ;
Cacciato, Antonio ;
Kostermans, Maarten ;
Vrancken, Christa ;
Van Aerde, Steven ;
Schram, Tom ;
Debusschere, Ingrid ;
Jurczak, Malgorzata ;
Van Houdt, Jan .
2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, :129-+
[3]  
Chen J, 2009, NCCAVS TUG
[4]  
Chun-Hsiung Hung, 2011, 2011 IEEE Symposium on VLSI Technology. Digest of Technical Papers, P68
[5]  
COMPAGNONI CM, 2008, IEEE T EDUC, P2695
[6]  
FASTOW R, 2008, VLSI TECHNOLOGY SYST, P81
[7]   Optimal integration and characteristics of vertical array devices for ultra-high density, Bit-Cost Scalable flash memory [J].
Fukuzumi, Yoshiaki ;
Katsumata, Ryota ;
Kito, Masaru ;
Kido, Masaru ;
Sato, Mitsuru ;
Tanaka, Hiroyasu ;
Nagata, Yuzo ;
Matsuoka, Yasuyuki ;
Iwata, Yoshihisa ;
Aochi, Hideaki ;
Nitayama, Akihiro .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :449-+
[8]  
Goldman M, 2011, INT MEM WORKSH IMW, P18
[9]  
Guarini KW, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P541
[10]  
HSIAO YH, 2009, INT MEM WORKSH IMW, P34