6-bit 1.6GS/s ADC with low input capacitance in a 0.18μm CMOS

被引:0
作者
Chen, Chun-Chieh [1 ]
Chung, Yu-Lun [1 ]
Chiu, Chen-I [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Tao Yuan, Taiwan
来源
2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN | 2009年
关键词
Flash ADC; distributed; low input capacitance;
D O I
10.1109/ASQED.2009.5206250
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This work presents a novel flash analog-to-digital converter (ADC) with low input capacitance. Utilizing the proposed distributed track-and-hold pre-comparators (THPCs) architecture, the loading capacitances of the ADC front-end sampling sub-circuits can be markedly reduced, thereby improving operation speed. In a standard 0.18 mu m CMOS process, a 1.6GS/s 6-bit flash ADC is implemented to demonstrate the feasibility of the proposed distributed THPC architecture. The equivalent input capacitance of each input port of the proposed flash ADC is only 400fF, which is an easily driven interface. Furthermore, clocked timing buffers are inserted in the encoder to accelerate the operational speed of the proposed flash ADC. Post-layout simulation results demonstrate that the proposed ADC achieves an SNDR of 35.81dB, which is 5.66 ENOB at 1.6GS/s with a 793.8MHz input signal frequency. The proposed ADC consumes 300mW from a 1.8-V supply at full operating speed.
引用
收藏
页码:288 / 291
页数:4
相关论文
共 6 条
[1]  
CHOI M, 2001, IEEE INT SOL STAT CI, P126
[2]   A 6-bit 5-GSample/s Nyquist A/D converter in 65nm CMOS [J].
Choi, Michael ;
Lee, Jungeun ;
Lee, Jungho ;
Son, Hongrak .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :16-17
[3]  
Geelen G., 2001, ISSCC DIGEST TECHNIC, P128
[4]   A 1-GHz signal bandwidth 6-bit CMOS ADC with power-efficient averaging [J].
Jiang, XC ;
Chang, MCF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) :532-535
[5]   A 6-b 1.6-Gsample/s flash ADC in 0.18-μm CMOS using averaging termination [J].
Scholtens, PCS ;
Vertregt, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1599-1609
[6]   A novel flash analog-to-digital converter [J].
Yeh, Chia-Nan ;
Lai, Yen-Tai .
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, :2250-2253