A PLL-based synthesizer for tunable digital clock generation in a continuous-time ΣΔ A/D converter

被引:2
作者
Segundo, Jokin [1 ]
Quintanilla, Luis [1 ]
Arias, Jesus [1 ]
Enriquez, Lourdes [1 ]
Hernandez, Jesus M. [1 ]
Vicente, Jose [1 ]
机构
[1] Univ Valladolid, Dept Elect & Elect, ETSI Telecomunicac, E-47011 Valladolid, Spain
关键词
Phase locked loop; Clock generation; Ring oscillator; Phase noise; Continuous-time Sigma Delta converter; PHASE-NOISE; RING OSCILLATORS; DYNAMIC-RANGE; MODULATOR; BANDWIDTH; DESIGN; ADC;
D O I
10.1016/j.vlsi.2008.07.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the design and implementation of a tunable clock synthesizer for driving two continuous-time Sigma Delta ADCs has been carried out. A PLL-based solution, whose phase noise requirements are obtained from system level simulations, was implemented in a 0.35 mu m CMOS technology. The frequency of the clock ranges from 12 to 256 MHz with a minimum tuning step of 10 kHz. The PLL phase noise is kept below -80 dBc/Hz at 1 MHz offset for the entire output range, while drawing 2.2-5.6 mA from a 3.3 V supply voltage. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:24 / 33
页数:10
相关论文
共 25 条
[1]  
Allen P.E., 2002, The Oxford Series in Electrical and Computer Engineering
[2]  
ANDREANI P, 2000, IEEE INT S CIRC SYST, P1315
[3]  
[Anonymous], 2004, COMMUNICATIONS ENG
[4]   A 32-mW 320-MHz continuous-time complex delta-sigma ADC for multi-mode wireless-LAN receivers [J].
Arias, J ;
Kiss, P ;
Prodanov, V ;
Boccuzzi, V ;
Banu, M ;
Bisbal, D ;
San Pablo, J ;
Quintanilla, L ;
Barbolla, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) :339-351
[5]  
Arias J, 2005, AIP CONF PROC, V780, P505, DOI 10.1063/1.2036802
[6]  
Best R. E., 2007, Phase-Locked Loops: Design, Simulation, and Applications, V6th
[7]  
BISBAL D, 2004, 19 C DES CIRC INT SY, P655
[8]   A cascaded continuous-time ΣΔ modulator with 67-dB dynamic range in 10-MHz bandwidth [J].
Breems, LJ ;
Rutten, R ;
Wetzker, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) :2152-2160
[9]   On the design of a fourth-order continuous-time LC delta-sigma modulator for UHF A/D conversion [J].
Cherry, JA ;
Snelgrove, WM ;
Gao, WN .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (06) :518-530
[10]  
CHERRY JA, 2000, SNELGROVE CONTINUOUS