CMOS Imager With Focal-Plane Analog Image Compression Combining DPCM and VQ

被引:26
|
作者
Oliveira, Fernanda D. V. R. [1 ]
Haas, Hugo L. [1 ]
Gomes, Jose Gabriel R. C. [1 ]
Petraglia, Antonio [1 ]
机构
[1] Univ Fed Rio de Janeiro, Elect Engn Program, BR-21941972 Rio De Janeiro, RJ, Brazil
关键词
CMOS imagers; differential pulse-code modulation; focal plane; image compression; vector quantization; SENSOR; TRANSFORM; CAMERA;
D O I
10.1109/TCSI.2012.2226505
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS imagers, in comparison to CCD image sensors, have the great advantage of allowing for the implementation of signal processing circuitry inside the pixel matrix. We can extract information of interest from an image prior to analog-to-digital conversion. In this work, we present a 32 x 32 imaging integrated circuit that captures and compresses gray scale images on the focal plane of the image sensor using analog circuits that implement, for every 4 x 4 pixel block, differential pulse-code modulation, linear transform, and vector quantization. Theoretical details and circuit design are carefully described, as well as the test setup and details of the chip that was fabricated in a 0.35 mu m CMOS technology. To validate the technique, we present tests and experimental results including overall modulation transfer function and photographs captured by the chip. The CMOS imager features focal-plane data compression based on DPCM and VQ with bit rate below 0.94 bpp and peak signal-to-noise ratio values around 18 dB. The overall power consumption is 37 mW (white image), which is equivalent to approximately 36 mu W per pixel. Using photographs taken from bar-target pattern inputs, it is shown that details up to 2 cycles/cm are preserved in the decoded images.
引用
收藏
页码:1331 / 1344
页数:14
相关论文
共 50 条
  • [31] An analog associative memory chip for VQ image compression
    Navoni, L
    Besana, M
    Rolandi, PL
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 1965 - 1968
  • [32] ANALOG 3-D NEUROPROCESSOR FOR FAST FRAME FOCAL-PLANE IMAGE-PROCESSING
    DUONG, T
    KEMENY, S
    DAUD, T
    THAKOOR, A
    SAUNDERS, C
    CARSON, J
    SIMULATION, 1995, 65 (01) : 11 - 25
  • [33] A 43.7 mW 94 fps CMOS Image Sensor-based Stereo Matching Accelerator with Focal-plane Rectification and Analog Census Transformation
    Kim, Changhyeon
    Bong, Kyeongryeol
    Choi, Sungpill
    Yoo, Hoi-Jun
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1418 - 1421
  • [34] A CMOS imager with pixel prediction for image compression
    León, D
    Balkir, S
    Sayood, K
    Hoffman, MW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 776 - 779
  • [35] A programmable focal-plane MIMD image processor chip
    Etienne-Cummings, R
    Kalayjian, ZK
    Cai, DH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 64 - 73
  • [36] Performance Test of Focal-Plane Modules of the DSSC X-ray Imager
    Kalavakuru, P.
    Hansen, K.
    Klaer, H.
    Reckleben, C.
    Tangl, M.
    Soldat, J.
    Erdinger, F.
    Fischer, P.
    Porro, M.
    2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC), 2018,
  • [37] A 148dB Focal-Plane Tone-Mapping QCIF Imager
    Vargas-Sierra, S.
    Linan-Cembrano, G.
    Rodriguez-Vazquez, A.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1616 - 1619
  • [38] CMOS imager with current-mode sub-band image coding at the focal plane
    Bruno Bastos Cardoso
    Fernanda Duarte Vilela Reis de Oliveira
    José Gabriel Rodriguez Carneiro Gomes
    Tiago Monnerat de Faria Lopes
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 91 - 106
  • [39] CMOS imager with current-mode sub-band image coding at the focal plane
    Cardoso, Bruno Bastos
    Vilela Reis de Oliveira, Fernanda Duarte
    Rodriguez Carneiro Gomes, Jose Gabriel
    de Faria Lopes, Tiago Monnerat
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 91 - 106
  • [40] NEW CHARGE-COUPLED-DEVICES AND CIRCUITS FOR ANALOG VLSI FOCAL-PLANE IMAGE-PROCESSING
    FOSSUM, ER
    1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 178 - 182