CMOS Imager With Focal-Plane Analog Image Compression Combining DPCM and VQ

被引:26
|
作者
Oliveira, Fernanda D. V. R. [1 ]
Haas, Hugo L. [1 ]
Gomes, Jose Gabriel R. C. [1 ]
Petraglia, Antonio [1 ]
机构
[1] Univ Fed Rio de Janeiro, Elect Engn Program, BR-21941972 Rio De Janeiro, RJ, Brazil
关键词
CMOS imagers; differential pulse-code modulation; focal plane; image compression; vector quantization; SENSOR; TRANSFORM; CAMERA;
D O I
10.1109/TCSI.2012.2226505
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS imagers, in comparison to CCD image sensors, have the great advantage of allowing for the implementation of signal processing circuitry inside the pixel matrix. We can extract information of interest from an image prior to analog-to-digital conversion. In this work, we present a 32 x 32 imaging integrated circuit that captures and compresses gray scale images on the focal plane of the image sensor using analog circuits that implement, for every 4 x 4 pixel block, differential pulse-code modulation, linear transform, and vector quantization. Theoretical details and circuit design are carefully described, as well as the test setup and details of the chip that was fabricated in a 0.35 mu m CMOS technology. To validate the technique, we present tests and experimental results including overall modulation transfer function and photographs captured by the chip. The CMOS imager features focal-plane data compression based on DPCM and VQ with bit rate below 0.94 bpp and peak signal-to-noise ratio values around 18 dB. The overall power consumption is 37 mW (white image), which is equivalent to approximately 36 mu W per pixel. Using photographs taken from bar-target pattern inputs, it is shown that details up to 2 cycles/cm are preserved in the decoded images.
引用
收藏
页码:1331 / 1344
页数:14
相关论文
共 50 条
  • [1] CMOS Imager with Focal-Plane Image Compression based on the EZW Algorithm
    Cardoso, Bruno B.
    Gomes, Jose Gabriel R. C.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [2] A CMOS smart image sensor LSI for focal-plane compression
    Kawahito, S
    Yoshida, M
    Sasaki, M
    Miyazaki, D
    Tadokoro, Y
    Murata, K
    Doushou, S
    Matsuzawa, A
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 339 - 340
  • [3] Focal-plane spatially oversampling CMOS image compression sensor
    Olyaei, Ashkan
    Genov, Roman
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (01) : 26 - 34
  • [4] A CMOS imager with focal plane compression
    Leon-Salas, Walter D.
    Balkir, Sina
    Sayood, Khalid
    Hoffman, Michael W.
    Schemm, Nathan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3570 - +
  • [5] Analog Hardware Implementation of a Vector Quantizer for Focal-Plane Image Compression
    Haas, Hugo L.
    Gomes, Jose Gabriel R. C.
    Petraglia, Antonio
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 233 - 238
  • [6] Codebook Improvements for a CMOS Imager with Focal-Plane Vector Quantization
    Estevao Filho, Roberto de M.
    Gomes, Jose Gabriel R. C.
    Petraglia, Antonio
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [7] Development of a CMOS imager LSI with focal-plane motion detectors
    Okamoto, F
    Fujimoto, Y
    Furumiya, M
    Hatano, K
    Nakashiba, Y
    Yotsuyanagi, M
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2001, 84 (09): : 28 - 35
  • [8] ViPro: Focal-plane spatially-oversampling CMOS image compression sensor
    Olyaei, Ashkan
    Genov, Roman
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 233 - 236
  • [9] Smart pixels in a focal-plane image compression system
    Arima, H
    Mori, M
    Yatagai, T
    OPTICS AND LASER TECHNOLOGY, 2002, 34 (06): : 429 - 437
  • [10] An analog two-dimensional discrete cosine transform processor for focal-plane image compression
    Kawahito, S
    Yoshida, M
    Tadokoro, Y
    Matsuzawa, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 283 - 290