An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications

被引:4
|
作者
Ngoc-Hung Nguyen [1 ]
Khan, Sheraz Ali [1 ]
Kim, Cheol-Hong [2 ]
Kim, Jong-Myon [1 ]
机构
[1] Univ Ulsan, Sch Elect Engn, Ulsan, South Korea
[2] Chonnam Natl Univ, Sch Elect & Comp Engn, Gwangju 61186, South Korea
来源
基金
新加坡国家研究基金会;
关键词
FFT; Radix-2; DIF; SDF architecture; Pipelined; FPGA; IP core; SPECTRUM;
D O I
10.1007/978-3-319-56258-2_8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we propose an efficient, 1024 point, pipelined FFT processor based on the radix-2 decimation-in-frequency (R2DIF) algorithm using the single-path delay feedback (SDF) pipelined architecture. The proposed FFT processor is designed as an intellectual property (IP) logic core for easy integration into digital signal processing (DSP) systems. It employs the shift-add method to optimize the multiplication of twiddle factors instead of the dedicated, embedded functional blocks. The proposed design is implemented on a Xilinx Virtex-7 field programmable gate array (FPGA). The experimental results show that the proposed FFT design is more efficient in terms of speed, accuracy and resource utilization as compared to existing designs and hence more suitable for high-speed DSP applications.
引用
收藏
页码:81 / 89
页数:9
相关论文
共 50 条
  • [41] Implementation of a high-speed and low-complexity FFT processor for UWB system
    Qiao Shushan
    Hei Yong
    Wu Bin
    Zhou Yumei
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (04): : 623 - 626
  • [42] FPGA implementation of Hilbert Transform via Radix-22 Pipelined FFT Processor
    Rani, Archna
    Verma, Ram Mohan
    Jaiswal, Saurabh
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [43] FPGA-Based Methods for High-Speed Processing of Video Images with Large Brightness Scatter
    Sorokin, D. V.
    Dragunov, D. E.
    Lyapustin, M. Y.
    Semenchenko, N. A.
    Sharganov, K. A.
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2023, 68 (03) : 360 - 365
  • [44] Design and Implementation of a Pipelined Datapath for High-Speed Face Detection Using FPGA
    Jin, Seunghun
    Kim, Dongkyun
    Thuy Tuong Nguyen
    Kim, Daijin
    Kim, Munsang
    Jeon, Jae Wook
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2012, 8 (01) : 158 - 167
  • [45] FPGA-based methods for high-speed processing of video images with large brightness scatter
    Sorokin D.V.
    Dragunov D.E.
    Lyapustin M.Y.
    Semenchenko N.A.
    Sharganov K.A.
    Applied Physics, 2022, (01): : 34 - 41
  • [46] FPGA-Based Methods for High-Speed Processing of Video Images with Large Brightness Scatter
    D. V. Sorokin
    D. E. Dragunov
    M. Y. Lyapustin
    N. A. Semenchenko
    K. A. Sharganov
    Journal of Communications Technology and Electronics, 2023, 68 : 360 - 365
  • [47] Key Implementation of High-Speed Digital Spectrometer Based on Polyphase Filterbanks and Advanced FFT on FPGA
    Luo Y.-J.
    Zhang S.-W.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2020, 48 (05): : 922 - 929
  • [48] Memory-efficient and high-speed split-radix FFT/IFFT processor based on pipelined CORDIC rotations
    Sung, T. -Y.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (04): : 405 - 410
  • [49] Implementation of Pipelined Sobel Edge Detection Algorithm on FPGA for High Speed Applications
    Vanishree
    Reddy, K. V. Ramana
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMMUNICATION, CONTROL, SIGNAL PROCESSING AND COMPUTING APPLICATIONS (IEEE-C2SPCA-2013), 2013,
  • [50] A high-speed highly pipelined 2n-point FFT architecture for a dual OFDM processor
    Lin, H. -L.
    Lin, H.
    Chang, R. C.
    Chen, S. -W.
    Liao, C. -Y.
    Wu, C. -H.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 627 - 631