An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications

被引:4
|
作者
Ngoc-Hung Nguyen [1 ]
Khan, Sheraz Ali [1 ]
Kim, Cheol-Hong [2 ]
Kim, Jong-Myon [1 ]
机构
[1] Univ Ulsan, Sch Elect Engn, Ulsan, South Korea
[2] Chonnam Natl Univ, Sch Elect & Comp Engn, Gwangju 61186, South Korea
来源
基金
新加坡国家研究基金会;
关键词
FFT; Radix-2; DIF; SDF architecture; Pipelined; FPGA; IP core; SPECTRUM;
D O I
10.1007/978-3-319-56258-2_8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we propose an efficient, 1024 point, pipelined FFT processor based on the radix-2 decimation-in-frequency (R2DIF) algorithm using the single-path delay feedback (SDF) pipelined architecture. The proposed FFT processor is designed as an intellectual property (IP) logic core for easy integration into digital signal processing (DSP) systems. It employs the shift-add method to optimize the multiplication of twiddle factors instead of the dedicated, embedded functional blocks. The proposed design is implemented on a Xilinx Virtex-7 field programmable gate array (FPGA). The experimental results show that the proposed FFT design is more efficient in terms of speed, accuracy and resource utilization as compared to existing designs and hence more suitable for high-speed DSP applications.
引用
收藏
页码:81 / 89
页数:9
相关论文
共 50 条
  • [21] FPGA-based implementation of high-speed active noise and vibration controllers
    Leva, Alberto
    Piroddi, Luigi
    CONTROL ENGINEERING PRACTICE, 2011, 19 (08) : 798 - 808
  • [22] FPGA realization of a CORDIC based FFT processor for biomedical signal processing
    Banerjee, A
    Dhar, AS
    Banerjee, S
    MICROPROCESSORS AND MICROSYSTEMS, 2001, 25 (03) : 131 - 142
  • [23] FPGA-Based Design of High-Speed CIC Decimator for Wireless Applications
    Mehra, Rajesh
    Arora, Rashmi
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2011, 2 (05) : 59 - 62
  • [24] Implementation of 32 k points ultra high speed FFT processor based on FPGA devices
    Li, Wei
    Sun, Jinping
    Wang, Jun
    Li, Shaohong
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2007, 33 (12): : 1440 - 1443
  • [25] A HIGH-SPEED FFT UNIT BASED ON A LOW-COST DIGITAL SIGNAL PROCESSOR
    TORTOLI, P
    ANDREUCCETTI, F
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (11): : 1434 - 1438
  • [26] HIGH-SPEED FFT PROCESSOR.
    Ali, Zaheer M.
    IEEE Transactions on Communications, 1978, COM-26 (05): : 690 - 696
  • [27] An ultra high-speed FFT processor
    Zhong, K
    He, H
    Zhu, GX
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 37 - 40
  • [28] Design and Simulation on High Speed FFT Processor in Radar Signal Processing
    Li, Shunxin
    Mo, Yufan
    ADVANCED BUILDING MATERIALS AND STRUCTURAL ENGINEERING, 2012, 461 : 333 - 337
  • [29] Area-efficient FPGA-based FFT processor
    Sansaloni, T
    Pérez-Pascual, A
    Valls, J
    ELECTRONICS LETTERS, 2003, 39 (19) : 1369 - 1370
  • [30] A High-Speed FPGA-Based Hardware Implementation for Leighton-Micali Signature
    Song, Yifeng
    Hu, Xiao
    Tian, Jing
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (01) : 241 - 252