MULTI-TIERED APPROACH TO IMPROVING THE RELIABILITY OF MULTI-LEVEL CELL PRAM

被引:3
作者
Yang, Chengen [1 ]
Emre, Yunus [1 ]
Cao, Yu [1 ]
Chakrabarti, Chaitali [1 ]
机构
[1] Arizona State Univ, Sch Elect Comp & Energy Engn, Tempe, AZ 85287 USA
来源
2012 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS) | 2012年
关键词
Phase change memory; multi-level cell; error correction codes; multi-tiered approach; PHASE-CHANGE MEMORY;
D O I
10.1109/SiPS.2012.46
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase change RAM (PRAM) is a promising memory technology because of its fast read access time, high storage density and very low standby power. Multi-level Cell (MLC) PRAM which has been introduced to further improve the storage density, comes at a price of lower reliability. This paper focuses on a cost-effective solution for improving the reliability of MLC-PRAM. As the first step, we study in detail the causes of hard and soft errors and develop error models to capture these effects. Next we propose a multi-tiered approach that spans architecture, circuit and system levels to increase the reliability. At the architecture level, we use a combination of Gray code encoding and 2-bit interleaving to partition the errors so that a lower strength error correction coding (ECC) can be used for half of the bits that are in the odd block. We use subblock flipping and threshold resistance tuning to reduce the number of errors in the even block. For even higher reliability, we use a simple BCH based ECC on top of these techniques. We show that the propose multi-tiered approach enables us to use a low cost ECC with 2-error correction capability (t=2) instead of one with t=8 to achieve a block failure rate of 10(-8).
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
[21]   Cleaved-Gate Ferroelectric FET for Reliable Multi-Level Cell Storage [J].
Bagga, Navjeet ;
Ni, Kai ;
Chauhan, Nitanshu ;
Prakash, Om ;
Hu, X. Sharon ;
Amrouch, Hussam .
2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
[22]   Multi-Level Cell Spin Transfer Torque MRAM Based on Stochastic Switching [J].
Zhang, Yue ;
Zhao, WeiSheng ;
Klein, Jacques-Olivier ;
Kang, Wang ;
Querlioz, Damien ;
Chappert, Claude ;
Ravelosona, Dafine .
2013 13TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2013, :233-236
[23]   Reliable multi-level cell programming in FeFET arrays for in-memory computing [J].
Vardar, Alptekin ;
Guenther, Marcel ;
Mueller, Franz ;
Laleni, Nellie ;
Seidel, Konrad ;
Kaempfe, Thomas .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2025, 64 (05)
[24]   Demonstration of Spin Orbit Torque Multi-Level Cell With Enhanced State Distinction [J].
Wang, Zhaohao ;
Wang, Min ;
Li, Jinhao ;
Wang, Chenyi ;
Zhang, Hongchao ;
Shi, Kewen ;
Wang, Bi ;
Zhao, Yuanfu ;
Zhao, Weisheng .
IEEE ELECTRON DEVICE LETTERS, 2025, 46 (05) :749-752
[25]   Performance Coding: Codes for Fast Write and Read in Multi-Level NVMs [J].
Hemo, Evyatar ;
Cassuto, Yuval .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2015, 63 (03) :581-591
[26]   Self-Terminating Write of Multi-Level Cell ReRAM for Efficient Neuromorphic Computing [J].
Wang, Zongwu ;
He, Zhezhi ;
Yang, Rui ;
Fan, Shiquan ;
Lin, Jie ;
Liu, Fangxin ;
Jia, Yueyang ;
Yuan, Chenxi ;
Tang, Qidong ;
Jiang, Li .
PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, :1251-1256
[27]   Channel Models for Multi-Level Cell Flash Memories Based on Empirical Error Analysis [J].
Taranalli, Veeresh ;
Uchikawa, Hironori ;
Siegel, Paul H. .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2016, 64 (08) :3169-3181
[28]   On the Capacity of the Beta-Binomial Channel Model for Multi-Level Cell Flash Memories [J].
Taranalli, Veeresh ;
Uchikawa, Hironori ;
Siegel, Paul H. .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2016, 34 (09) :2312-2324
[29]   Sensing Architecture for Multi-Level Cells of Polymer Memory [J].
Kim, Jung-Ha ;
Lee, Jong-Hoon ;
Lee, Sang-Sun .
JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2011, 8 (01) :43-46
[30]   High-reliable multi-level Phase Change Memory with Bipolar Selectors [J].
Xu, Le ;
Xie, Yufeng ;
Lin, Yinyin .
2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, :1011-1014