MULTI-TIERED APPROACH TO IMPROVING THE RELIABILITY OF MULTI-LEVEL CELL PRAM

被引:3
|
作者
Yang, Chengen [1 ]
Emre, Yunus [1 ]
Cao, Yu [1 ]
Chakrabarti, Chaitali [1 ]
机构
[1] Arizona State Univ, Sch Elect Comp & Energy Engn, Tempe, AZ 85287 USA
来源
2012 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS) | 2012年
关键词
Phase change memory; multi-level cell; error correction codes; multi-tiered approach; PHASE-CHANGE MEMORY;
D O I
10.1109/SiPS.2012.46
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase change RAM (PRAM) is a promising memory technology because of its fast read access time, high storage density and very low standby power. Multi-level Cell (MLC) PRAM which has been introduced to further improve the storage density, comes at a price of lower reliability. This paper focuses on a cost-effective solution for improving the reliability of MLC-PRAM. As the first step, we study in detail the causes of hard and soft errors and develop error models to capture these effects. Next we propose a multi-tiered approach that spans architecture, circuit and system levels to increase the reliability. At the architecture level, we use a combination of Gray code encoding and 2-bit interleaving to partition the errors so that a lower strength error correction coding (ECC) can be used for half of the bits that are in the odd block. We use subblock flipping and threshold resistance tuning to reduce the number of errors in the even block. For even higher reliability, we use a simple BCH based ECC on top of these techniques. We show that the propose multi-tiered approach enables us to use a low cost ECC with 2-error correction capability (t=2) instead of one with t=8 to achieve a block failure rate of 10(-8).
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [1] A Low Cost Multi-Tiered Approach to Improving the Reliability of Multi-Level Cell Pram
    Yang, Chengen
    Emre, Yunus
    Xu, Zihan
    Chen, Hsingmin
    Cao, Yu
    Chakrabarti, Chaitali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (02): : 133 - 147
  • [2] A Low Cost Multi-Tiered Approach to Improving the Reliability of Multi-Level Cell Pram
    Chengen Yang
    Yunus Emre
    Zihan Xu
    Hsingmin Chen
    Yu Cao
    Chaitali Chakrabarti
    Journal of Signal Processing Systems, 2014, 76 : 133 - 147
  • [3] Design and Simulation of Multi-tiered Heterogeneous Memory Architecture
    Hu, Jinyuan
    Liu, Haikun
    Jin, Hai
    Liao, Xiaofei
    2022 30TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS, AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, MASCOTS, 2022, : 113 - 120
  • [4] A Multi-Tiered Framework for Insider Threat Prevention
    Alsowail, Rakan A.
    Al-Shehari, Taher
    ELECTRONICS, 2021, 10 (09)
  • [5] Adjustable voltage dependent switching characteristics of PRAM for low voltage programming of multi-level resistances
    Kim, Gwihyun
    Lee, Sanghyun
    Hong, Seungwoo
    Baik, Seung Jae
    Hori, Hideki
    Ahn, Dong-ho
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [6] Verify level control criteria for multi-level cell flash memories and their applications
    Yongjune Kim
    Jaehong Kim
    Jun Jin Kong
    B V K Vijaya Kumar
    Xin Li
    EURASIP Journal on Advances in Signal Processing, 2012
  • [7] Verify level control criteria for multi-level cell flash memories and their applications
    Kim, Yongjune
    Kim, Jaehong
    Kong, Jun Jin
    Kumar, B. V. K. Vijaya
    Li, Xin
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2012,
  • [8] Helmet: A Resistance Drift Resilient Architecture for Multi-level Cell Phase Change Memory System
    Zhang, Wangyuan
    Li, Tao
    2011 IEEE/IFIP 41ST INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN), 2011, : 197 - 208
  • [9] A novel ferroelectric nanopillar multi-level cell memory
    Lee, Hyeongu
    Shin, Mincheol
    SOLID-STATE ELECTRONICS, 2023, 200
  • [10] Large Resistance Ratio for High Reliability of Multi-Level Storage in Phase-Change Memory
    Yin, You
    Noguchi, Tomoyuki
    Ohno, Hiroki
    Hosaka, Sumio
    SILICON SCIENCE AND ADVANCED MICRO-DEVICE ENGINEERING I, 2011, 459 : 140 - 144