Circuit Simulation Based Validation of Flip-Flop Robustness to Multiple Node Charge Collection

被引:12
|
作者
Shambhulingaiah, Sandeep [1 ]
Lieb, Christopher [1 ]
Clark, Lawrence T. [1 ]
机构
[1] Arizona State Univ, Sch Elect Comp & Energy Engn, Tempe, AZ 85287 USA
关键词
Flip-flop; latch; sequential logic circuits; single event transient (SET); single event upset (SEU); soft-errors; SINGLE-EVENT-UPSET; SOFT ERROR RATE; CMOS TECHNOLOGY; NM CMOS; DESIGN; PERFORMANCE; SRAMS; DICE;
D O I
10.1109/TNS.2015.2453795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In modern scaled process technologies a single impinging ionizing radiation particle is increasingly likely to upset multiple circuit nodes and produce logic transients that contribute to the soft error rate. Consequently, hardening flip-flops to transients at the data and control inputs, as well as to single event upsets, due to either single or multi-node upsets is increasingly important. This paper presents a circuit simulation based methodology for pre-layout hardness validation to multi-node upsets. The methodology is applied to the development of a lower power and area radiation hardened flip-flop design, as well as a number of previous hardened flip-flops. Comparison of the hardness, as measured by estimated upset cross-section, is also facilitated. The results also show the importance of specific circuit design aspects to achieving hardness. One of the comparisons to prior designs includes a comparison of the cross-section as determined by the proposed circuit simulation methodology to ion beam results.
引用
收藏
页码:1577 / 1588
页数:12
相关论文
共 50 条
  • [1] TERNARY FLIP-FLOP CIRCUIT
    RATH, SS
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 38 (01) : 41 - 47
  • [2] A SIMPLE FLIP-FLOP CIRCUIT
    HENDRY, DP
    PERRY, AM
    JOURNAL OF THE EXPERIMENTAL ANALYSIS OF BEHAVIOR, 1962, 5 (04) : 442 - &
  • [3] Effects of multi-node charge collection in flip-flop designs at advanced technology nodes
    Sheshadri, Vijay B.
    Bhuva, Bharat L.
    Reed, Robert A.
    Weller, Robert A.
    Mendenhall, Marcus H.
    Schrimpf, Ron D.
    Warren, Kevin M.
    Sierawski, Brian D.
    Wen, Shi-Jie
    Wong, Rick
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 1026 - 1030
  • [4] INTEGRATED JK FLIP-FLOP CIRCUIT
    INABE, Y
    KATAOKA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (04) : 403 - 406
  • [5] Switched flip-flop based preprocessing circuit for ISFETs
    Kollár, M
    SENSORS, 2005, 5 (03): : 118 - 125
  • [6] CONTROLLED STABILITY OF FLIP-FLOP CIRCUIT
    STUTZ, TOJ
    MULLER, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1972, SC 7 (02) : 211 - &
  • [7] STORED CHARGE FLIP-FLOP TRIGGERING
    SALAMA, CAT
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1965, 53 (04): : 416 - &
  • [8] A novel trimming circuit based on D type flip-flop
    Luo, Shi-Lin
    Li, Ze-Hong
    Zhao, Nian
    Xiong, Han-Feng
    Zhang, Cheng-Fa
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 944 - 946
  • [9] Upset of a flip-flop based counting circuit by EM transients
    Kashyap, S
    Gardner, CL
    Walsh, JA
    2001 IEEE EMC INTERNATIONAL SYMPOSIUM, VOLS 1 AND 2, 2001, : 233 - 238
  • [10] FLIP-FLOP RESOLVING TIME TEST CIRCUIT
    ROSENBERGER, F
    CHANEY, TJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 731 - 738