High performance hardware implementation architecture for DWT of lifting scheme

被引:0
|
作者
Hao, Yanling [1 ]
Liu, Ying [1 ]
Wang, Renlong [1 ]
机构
[1] Harbin Engn Univ, Coll Automat, Harbin 15001, Peoples R China
关键词
D O I
10.1109/IIH-MSP.2008.56
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
On the problem that the hardware overhead of hardware implementation architecture for discrete wavelet transform wastes a lot, on the basis of flipping structure, we propose a high performance hardware implementation architecture. The architecture merges the lifting step and adopts the pipelined design to adjust the primitive data path. The proposed 2-D DWT architecture consists of four parts: column filter module, 2 x 2 transposing module, row filter module and scaling module. The column filter and row filter process simultaneously. The 2 x 2 transposing module makes it true that several registers substitute a lot of intermediate transposing memory. The architecture introduces 4 to 1 multiplexer into scaling module. Experimental results show that the proposed architecture, under the tight critical path, can efficiently reduce the hardware overhead and save the hardware power.
引用
收藏
页码:1255 / 1258
页数:4
相关论文
共 50 条
  • [1] Implementation of Lifting Scheme Based DWT Architecture on FPGA
    Bhat, Naagesh S.
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, 2013, 174 : 361 - 369
  • [2] High Performance VLSI Architecture for 2-D DWT Using Lifting Scheme
    Mithun, R.
    Hegde, Ganapathi
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [3] High-Speed FPGA Implementation for DWT of Lifting Scheme
    Wang, Wei
    Du, Zhiyun
    Zeng, Yong
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2096 - 2099
  • [4] On a novel dynamic parallel hardware architecture for lifting-based DWT
    Khanfir, Sami
    Jemni, Mohamed
    EURO-PAR 2008 PARALLEL PROCESSING, PROCEEDINGS, 2008, 5168 : 846 - 855
  • [5] Lifting Scheme DWT Implementation in a Wireless Vision Sensor Network
    Ong, Jia Jan
    Ang, L. -M.
    Seng, K. P.
    VISUAL INFORMATICS: BRIDGING RESEARCH AND PRACTICE, 2009, 5857 : 627 - 635
  • [6] VLSI architecture for high-speed/low-power implementation of multilevel lifting DWT
    Mohanty, Basant K.
    Meher, Pramod K.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 458 - +
  • [7] High Speed VLSI implementation of Lifting Based DWT
    Nageswaran, Usha Bhanu
    Chilambuchelvan, A.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI'12), 2012, : 1104 - 1110
  • [8] FPGA Implementation of 1D and 2D DWT architecture using modified lifting scheme
    Nagabushanam, M.
    Ramachandran, S.
    Kumar, P.
    WSEAS Transactions on Signal Processing, 2013, 9 (04): : 227 - 236
  • [9] High performance architecture for the lifting-based DWT used in JPEG2000
    Zhu, K
    Hua, L
    Zhou, XF
    Zhang, QL
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 946 - 949
  • [10] Hardware Efficient Recursive VLSI Architecture for Multilevel Lifting 2-D DWT
    Darji, A. D.
    Trivedi, Nisarg
    Merchant, S. N.
    Chandorkar, A. N.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1014 - 1017