The inherent queuing delay of parallel packet switches

被引:1
|
作者
Attiya, Hagit [1 ]
Hay, David [1 ]
机构
[1] Technion Israel Inst Technol, Dept Comp Sci, IL-32000 Haifa, Israel
关键词
internetworking; ATM; packet; switching networks;
D O I
10.1109/TPDS.2006.129
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The parallel packet switch ( PPS) extends the inverse multiplexing architecture and is widely used as the core of contemporary commercial switches. This paper investigates the inherent queuing delay introduced by the PPS's demultiplexing algorithm, responsible for dispatching cells to the middle-stage switches, relative to an optimal work-conserving switch. We first consider an N x N PPS without buffers in its input ports, operating at external rate R, internal rate r < R, and speedup ( or overcapacity) S. We show that the inherent queuing delay of a symmetric and fault-tolerant PPS, where every demultiplexor may dispatch cells to all middle-stage switches, is Omega(N R/tau) if no information is shared between the input ports. Sharing information between the input ports significantly reduces this lower bound, even if the information is outdated. These lower bounds indicate that employing algorithms using slightly out-of-date information may greatly improve the PPS performance. When the PPS has buffers in its input ports, an Omega(N/S) lower bound holds if the demultiplexing algorithm uses only local information or the input buffers are small relative to the time an input port needs to learn the switch global information.
引用
收藏
页码:1048 / 1056
页数:9
相关论文
共 50 条
  • [31] Balanced Scheduling toward Loss-Free Packet Queuing and Delay Fairness
    Rudolf Fleischer
    Hisashi Koga
    Algorithmica , 2004, 38 : 363 - 376
  • [32] Flow-based packet-mode load-balancing for parallel packet switches
    Shi, Lei
    Li, Wenjie
    Liu, Bin
    JOURNAL OF HIGH SPEED NETWORKS, 2010, 17 (02) : 97 - 128
  • [33] QUEUING ANALYSIS OF DELAY CONSTRAINED VOICE TRAFFIC IN A PACKET SWITCHING-SYSTEM
    YUAN, C
    SILVESTER, JA
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1989, 7 (05) : 729 - 738
  • [34] Minimum Delay Scheduling in Scalable Hybrid Electronic/Optical Packet Switches
    Wu, Bin
    Yeung, Kwan L.
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,
  • [35] Delay performance of high-speed packet switches with low speedup
    Giaccone, P
    Leonardi, E
    Prabhakar, B
    Shah, D
    GLOBECOM'02: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-3, CONFERENCE RECORDS: THE WORLD CONVERGES, 2002, : 2629 - 2633
  • [36] Shared fiber delay line buffers in asynchronous optical packet switches
    Zhang, Tao
    Lu, Kejie
    Jue, Jason P.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2006, 24 (04) : 118 - 127
  • [37] Balanced scheduling toward loss-free packet queuing and delay fairness
    Fleischer, R
    Koga, H
    ALGORITHMICA, 2004, 38 (02) : 363 - 376
  • [38] ON THE OPTIMALITY OF PACKET-ORIENTED SCHEDULING IN PHOTONIC SWITCHES WITH DELAY LINES
    Rogiest, Wouter
    De Turck, Koen
    Laevens, Koenraad
    Fiems, Dieter
    Wittevrongel, Sabine
    Bruneel, Herwig
    NUMERICAL ALGEBRA CONTROL AND OPTIMIZATION, 2011, 1 (04): : 727 - 747
  • [39] Rate and delay guarantees provided by clos packet switches with load balancing
    Smiljanic, Aleksandra
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2008, 16 (01) : 170 - 181
  • [40] Resequencing worst-case analysis for parallel buffered packet switches
    Iliadis, Ilias
    Denzel, Wolfgang E.
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2007, 55 (03) : 605 - 617