The inherent queuing delay of parallel packet switches

被引:1
|
作者
Attiya, Hagit [1 ]
Hay, David [1 ]
机构
[1] Technion Israel Inst Technol, Dept Comp Sci, IL-32000 Haifa, Israel
关键词
internetworking; ATM; packet; switching networks;
D O I
10.1109/TPDS.2006.129
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The parallel packet switch ( PPS) extends the inverse multiplexing architecture and is widely used as the core of contemporary commercial switches. This paper investigates the inherent queuing delay introduced by the PPS's demultiplexing algorithm, responsible for dispatching cells to the middle-stage switches, relative to an optimal work-conserving switch. We first consider an N x N PPS without buffers in its input ports, operating at external rate R, internal rate r < R, and speedup ( or overcapacity) S. We show that the inherent queuing delay of a symmetric and fault-tolerant PPS, where every demultiplexor may dispatch cells to all middle-stage switches, is Omega(N R/tau) if no information is shared between the input ports. Sharing information between the input ports significantly reduces this lower bound, even if the information is outdated. These lower bounds indicate that employing algorithms using slightly out-of-date information may greatly improve the PPS performance. When the PPS has buffers in its input ports, an Omega(N/S) lower bound holds if the demultiplexing algorithm uses only local information or the input buffers are small relative to the time an input port needs to learn the switch global information.
引用
收藏
页码:1048 / 1056
页数:9
相关论文
共 50 条
  • [21] Flow mapping in the load balancing parallel packet switches
    Shi, L
    Li, WJ
    Liu, B
    Wang, XJ
    2005 WORKSHOP ON HIGH PERFORMANCE SWITCHING AND ROUTING, 2005, : 254 - 258
  • [22] Speedup requirements for output queuing emulation with a parallel packet switch
    Liu, Chia-Lung
    Wu, Chin-Chi
    Lin, Woei
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2007, 23 (06) : 1753 - 1767
  • [23] Guaranteeing packet order in IBWR optical packet switches with parallel iterative schedulers
    Rodelgo-Lacruz, M.
    Pavon-Marino, P.
    Gonzalez-Castano, F. J.
    Garcia-Haro, J.
    Lopez-Bravo, C.
    Veiga-Gontan, J.
    Gil-Castineira, F.
    Raffaelli, C.
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 2009, 20 (08): : 734 - 745
  • [24] Power management of packet switches via differentiated delay targets
    Yolken, Benjamin
    Bambos, Nicholas
    2008 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, PROCEEDINGS, VOLS 1-13, 2008, : 354 - 359
  • [25] Packet Delay-Aware Scheduling in Input Queued Switches
    Li, Yihan
    Panwar, Shivendra
    Chao, H. Jonathan
    Lee, Jong ha
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,
  • [26] A In-order Queuing Parallel Packet Switch Solution Based on CICQ
    Li Xiuqin
    Li Xiuli
    Lan Julong
    2010 INTERNATIONAL COLLOQUIUM ON COMPUTING, COMMUNICATION, CONTROL, AND MANAGEMENT (CCCM2010), VOL IV, 2010, : 98 - 101
  • [27] Performance modeling and analysis of parallel packet switches with piao queues
    Liu, Chia-Lung
    Tsaur, Ding-Jyh
    Wu, Chin-Chi
    Lin, Woei
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2007, 30 (04) : 689 - 701
  • [28] Enhanced parallel iterative schedulers for IBWR optical packet switches
    Rodelgo-Lacruz, M.
    Pavon-Marino, P.
    Gonzalez-Castano, F. J.
    Garcia-Haro, J.
    Lopez-Bravo, C.
    Veiga-Gontan, J.
    OPTICAL NETWORK DESIGN AND MODELING, PROCEEDINGS, 2007, 4534 : 289 - +
  • [29] Balanced scheduling toward loss-free packet queuing and delay fairness
    Koga, H
    ALGORITHMS AND COMPUTATION, PROCEEDINGS, 2001, 2223 : 61 - 73
  • [30] Queuing analysis and simulation of the measurability of end-to-end minimum packet delay
    Li, Wen-Wei
    Zhang, Da-Fang
    Zeng, Bin
    Xie, Gao-Gang
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2007, 34 (04): : 73 - 77