Passive SC Sigma Delta Modulators Revisited: Analysis and Design Study

被引:9
作者
Qazi, Fahad [1 ]
Dabrowski, Jerzy J. [2 ]
机构
[1] Catena Wireless Elect AB, SE-19545 Stockholm, Sweden
[2] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
关键词
Equivalent quantizer gain; low-power ADC; modeling of passive sigma-delta modulator; passive SC filter modeling; thermal noise in SC circuit; POWER;
D O I
10.1109/JETCAS.2015.2502169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we study passive switched-capacitor sigma-delta (Sigma Delta) modulators suitable for low power applications. Using a one-bit quantizer as the only active block those modulators save power and achieve high linearity. However, their order is largely limited since the passive loop filter presents a significant attenuation to the signal. Typically with a second-order filter the modulator can achieve a satisfactory signal-to-quantization-noise ratio (SQNR) by using a large enough oversampling ratio (OSR) that also creates a tradeoff with the power consumption. A passive Sigma Delta modulator when modeled as a linear system requires extraction of the equivalent loop gain. It is shown that for this purpose the quantization and thermal noise should be considered jointly. The paper presents optimization of the modulator in the design space defined by the filter capacitor ratios and the feedback coefficients. Both circuit and system level behavioral models are extensively exploited for this purpose. Provided is a detailed analysis of the thermal noise, quantization noise, and other parasitic effects. The design verified by 65 nm CMOS chip demonstrates very good agreement with the developed models. The measurements show signal-to-noise-and-distortion ratio (SNDR) of 73 dB and power consumption < 1 mu W with energy efficiency of 0.27 pJ/step at 0.9 V supply. For supply voltage reduced to 0.7 V the power consumption is 0.47 mu W with SNDR = 71 dB while energy efficiency is 0.16 pJ/step.
引用
收藏
页码:624 / 637
页数:14
相关论文
共 27 条
[1]  
[Anonymous], 2010, P IEEE CUST INT CIRC
[2]  
[Anonymous], IEEE INT SOL STAT CI
[3]   SPECTRA OF QUANTIZED SIGNALS [J].
BENNETT, WR .
BELL SYSTEM TECHNICAL JOURNAL, 1948, 27 (03) :446-472
[4]   Low Voltage, Low Power, Inverter-Based Switched-Capacitor Delta-Sigma Modulator [J].
Chae, Youngcheol ;
Han, Gunhee .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :458-472
[5]   A 0.25-mW low-pass passive sigma-delta modulator with built-in mixer for a 10-MHz IF input [J].
Chen, F ;
Leung, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) :774-782
[6]   Design and analysis of a CMOS passive I£a† ADC for low power RF transceivers [J].
Chen, Feng ;
Bakkaloglu, Bertan ;
Ramaswamy, Srinath .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (02) :129-141
[7]  
Chen-Yen Ho, 2011, 2011 IEEE Asian Solid-State Circuits Conference, P261, DOI 10.1109/ASSCC.2011.6123560
[8]  
Cutler C.C., 1960, U.S. Patent, Patent No. [2 927 962, 2927962]
[9]   Sigma-Delta Modulators: Tutorial Overview, Design Guide, and State-of-the-Art Survey [J].
de la Rosa, Jose M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (01) :1-21
[10]  
De Melo J L., 2015, IEEE Symposium on VLSI Circuits, Digest of Technical Papers 2015-Augus, pC290, DOI DOI 10.1109/VLSIC.2015.7231294