Design of a 10-bit segmented current-steering digital-to-analog converter in CMOS 65 nm technology for the bias of new generation readout chips in high radiation environment

被引:3
作者
De Robertis, G. [1 ,2 ]
Loddo, F. [1 ,2 ]
Mattiazzo, S. [3 ]
Pacher, L. [4 ,5 ]
Pantano, D. [6 ,7 ]
Tamma, C. [1 ,2 ]
机构
[1] Ist Nazl Fis Nucl, Sez Bari, I-70126 Bari, Italy
[2] Univ Bari, Bari, Italy
[3] Univ Padua, Dipartimento Ingn Informaz, Padua, Italy
[4] Univ Turin, Turin, Italy
[5] Ist Nazl Fis Nucl, Sez Torino, I-10125 Turin, Italy
[6] Univ Padua, Dipartimento Fis & Astron, Padua, Italy
[7] Ist Nazl Fis Nucl, Sez Padova, Padua, Italy
关键词
VLSI circuits; Analogue electronic circuits; Radiation-hard electronics;
D O I
10.1088/1748-0221/11/01/C01027
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
A new pixel front end chip for HL-LHC experiments in CMOS 65nm technology is under development by the CERN RD53 collaboration together with the Chipix65 INFN project. This work describes the design of a 10-bit segmented current-steering Digital-to-Analog Converter (DAC) to provide a programmable bias current to the analog blocks of the circuit. The main requirements are monotonicity, good linearity, limited area consumption and radiation hardness up to 10 MGy. The DAC was prototyped and electrically tested, while irradiation tests will be performed in Autumn 2015.
引用
收藏
页数:6
相关论文
共 3 条
[1]   A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2 [J].
Lin, CH ;
Bult, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :1948-1958
[2]   MATCHING PROPERTIES OF MOS-TRANSISTORS [J].
PELGROM, MJM ;
DUINMAIJER, ACJ ;
WELBERS, APG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) :1433-1440
[3]   A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter [J].
Van den Bosch, A ;
Borremans, MAF ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :315-324