An Adaptive DAC Settling Waiting Time Optimized Ultra Low Voltage Asynchronous SAR ADC in 40 nm CMOS

被引:1
作者
Sekimoto, Ryota [1 ]
Shikata, Akira [1 ]
Yoshioka, Kentaro [1 ]
Kuroda, Tadahiro [1 ]
Ishikuro, Hiroki [1 ]
机构
[1] Keio Univ, Yokohama, Kanagawa 2238522, Japan
关键词
ADC; SAR; ultra low power; asynchronous;
D O I
10.1587/transele.E96.C.820
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ultra low power and low voltage successive-approximation-register (SAR) analog-to-digital converter (ADC) with timing optimized asynchronous clock generator is presented. By calibrating the delay amount of the clock generator, the DAC settling waiting time is adaptively optimized to counter the device mismatch. This technique improved the maximum sampling frequency by 40% keeping ENOB around 7-bit at 0.4 V analog and 0.7 V digital power supply voltage. The delay time dependency on power supply has small effect to the accuracy of conversion. Decreasing of supply voltage by 9% degrades ENOB only by 0.1-bit, and the proposed calibration can give delay margins for high voltage swing. The prototype ADC fabricated in 40 nm CMOS process achieved figure of merit (FoM) of 8.75-fJ/conversion-step with 2.048 MS/s at 0.6 V analog and 0.7 V digital power supply voltage. The ADC can operates from 50 S/s to 8 MS/s keeping ENOB over 7.5-bit.
引用
收藏
页码:820 / 827
页数:8
相关论文
共 26 条
[1]  
[Anonymous], ISSCC
[2]   Design considerations for ultra-low energy wireless microsensor nodes [J].
Calhoun, BH ;
Daly, DC ;
Verma, N ;
Finchelstein, DF ;
Wentzloff, DD ;
Wang, A ;
Cho, SH ;
Chandrakasan, AP .
IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (06) :727-740
[3]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[4]  
Chen YF, 2009, IEEE ASIAN SOLID STA, P145, DOI 10.1109/ASSCC.2009.5357199
[5]  
Chun-Mei Liu, 2010, 2010 8th IEEE International Conference on Control and Automation (ICCA 2010), P241, DOI 10.1109/ICCA.2010.5524310
[6]   Low-power successive approximation converter with 0.5 V supply in 90 nm CMOS [J].
Gambini, Simone ;
Rabaey, Jan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) :2348-2356
[7]  
Giannini V., 2008, IEEE ISSCC, P238, DOI DOI 10.1109/ISSCC.2008.4523145
[8]   500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC [J].
Ginsburg, Brian P. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) :739-747
[9]   Dual time-interleaved successive approximation register ADCs for an ultra-wideband receiver [J].
Ginsburg, Brian P. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (02) :247-257
[10]  
Harpe P., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P472, DOI 10.1109/ISSCC.2012.6177096