A 1-MHZ bandwidth 3.6-GHz 0.18-μm CMOS fractional-N synthesizer utilizing a hybrid PFD/DAC structure for reduced broadband phase noise

被引:92
作者
Meninger, SE [1 ]
Perrott, MH [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
关键词
fractional-N; frequency synthesis; noise cancellation; phase noise; quantization noise;
D O I
10.1109/JSSC.2006.870894
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A frequency synthesizer architecture capable of simultaneously achieving high closed-loop bandwidth and low output phase noise is presented. The proposed topology uses a mismatch compensated, hybrid phase/frequency detector and digital-to-analog converter (PFD/DAC) circuit to perform active cancellation of fractional-N quantization noise. When compared to a classical second-order E A synthesizer, the prototype PFD/DAC synthesizer demonstrates > 29 dB quantization noise suppression, without calibration, resulting in a fractional-N synthesizer with 1-MHz closed-loop bandwidth and -155 dBc/Hz phase noise at 20-MHz offset for a 3.6-GHz output. An on-chip band select divider allows the synthesizer to be configured as a dual-band (900 MHz/1.8 GHz) direct modulated transmitter capable of transmitting 271-kb/s GMSK data with less than 3 degrees of rms phase error.
引用
收藏
页码:966 / 980
页数:15
相关论文
共 19 条
[1]   Linearity enhancement of multibit Delta Sigma and D/A converters using data weighted averaging [J].
Baird, RT ;
Fiez, TS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (12) :753-762
[2]   A 4GHz fractional-N synthesizer for IEEE 802.11a [J].
Chien, HM ;
Lin, TH ;
Ibrahim, B ;
Zhang, LJ ;
Rofougaran, M ;
Rofougaran, A ;
Kaiser, WJ .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :46-49
[3]  
CRAWFORD JA, 1984, FREQUENCY SYNTHESIZE
[4]  
DUFOUR Y, 2000, Patent No. 6130561
[5]  
EGAN W, 2000, FREQEUNCY SYNTHESIS
[6]  
Meninger SE, 2005, 2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, P394
[7]  
Meninger SE, 2005, IEEE RAD FREQ INTEGR, P211
[8]   A fractional-N frequency synthesizer architecture utilizing a mismatch compensated PFD/DAC structure for reduced quantization-induced phase noise [J].
Meninger, SE ;
Perrott, MH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) :839-849
[9]  
MENINGER SE, 2005, THESIS MIT
[10]  
MENINGER SE, BEHAV SIMULATION WID