Low Tc superconductive circuits fabricated on 150-mm-diameter wafers using a doubly planarized Nb/AlOx/Nb process

被引:30
作者
Berggren, KK [1 ]
Macedo, EM [1 ]
Feld, DA [1 ]
Sage, JP [1 ]
机构
[1] MIT, Lincoln Lab, Lexington, MA 02173 USA
关键词
D O I
10.1109/77.783727
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have used a doubly planarized all-refractory technology for superconductive electronics (DPARTS) process to fabricate mixed-signal circuits that have more than 200 junctions per circuit and operate at 2 GHz. A 150-mm-diameter wafer can produce more than 400 chips, each 5 mn on an edge. The junctions had a critical current density of 1.7 kA/cm(2). The wafers were evaluated at room temperature, both in- and post-process. In-process testing was used to detect parameter shifts during processing, while post-process testing used an automated testing station to test more than 3500 structures across each completed wafer and thus establish a large set of statistical data for studying the spread and targeting of parameter values. The circuits were fabricated in a class-10 clean room in which 0.25 mu m CMOS and CCD devices were also produced. The DPARTS process could also be used for sub-mu m fabrication, as it includes optical lithography with an i-line stepper; chemical-mechanical planarization at two levels; a self-aligned via process; and dry, anisotropic etching for all metal etching and via definition steps. The use of 150-mm-diameter wafers ensures that this process will be able to exploit technological advances in the standard silicon tool set as improvements become available, The results demonstrated here are a necessary precondition to yielding large volumes of superconductive electronic circuits containing devices with sub-mu m dimensions.
引用
收藏
页码:3271 / 3274
页数:4
相关论文
共 8 条
[1]  
ABELSON LA, 1997, IEEE T APPL SUPERCON, V7
[2]  
ALDERHOF DJ, 1993, PHYSICA C, V209, P477
[3]  
BERGGREN KK, 1997, LINCOLN LAB SOLID ST, V4, P35
[4]  
BERGGREN KK, 1998, UNPUB EVALUATION LOW
[5]   BRIDGE AND VAN-DER-PAUW SHEET RESISTORS FOR CHARACTERIZING LINE-WIDTH OF CONDUCTING LAYERS [J].
BUEHLER, MG ;
GRANT, SD ;
THURBER, WR .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1978, 125 (04) :650-654
[6]   SUB-MU-M, PLANARIZED, NB-ALOX-NB JOSEPHSON PROCESS FOR 125-MM WAFERS DEVELOPED IN PARTNERSHIP WITH SI TECHNOLOGY [J].
KETCHEN, MB ;
PEARSON, D ;
KLEINSASSER, AW ;
HU, CK ;
SMYTH, M ;
LOGAN, J ;
STAWIASZ, K ;
BARAN, E ;
JASO, M ;
ROSS, T ;
PETRILLO, K ;
MANNY, M ;
BASAVAIAH, S ;
BRODSKY, S ;
KAPLAN, SB ;
GALLAGHER, WJ ;
BHUSHAN, M .
APPLIED PHYSICS LETTERS, 1991, 59 (20) :2609-2611
[7]  
SAGE JP, 1998, UNPUB 1 DEMONSTRATIO
[8]  
van der Pauw L. J., 1958, PHILIPS RES REP, V13, P1, DOI 10.1142/9789814503464_0017