Delay-compensation block for first-order low-pass delta-sigma modulators

被引:0
|
作者
Ben Arfi, Anis [1 ]
Helaoui, Mohamed [1 ]
Ghannouchi, Fadhel M. [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, iRadio Lab, Calgary, AB, Canada
关键词
first-order delta sigma modulators; FPGA implementation; integer delay compensation;
D O I
10.1002/mop.31614
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementing the Delta Sigma Modulator (DSM) processing blocks on hardware is challenging due to the additional tap delays required by the digital processing blocks to process and output the result. The tap-delays, known as latency, are necessary for the Field Programmable Gate Array (FPGA) operation to allow the logic gates to process the data at a given clock rate. These latencies alter the transfer function of the first-order DSM as they present additional tap-delays to the inherent delays within the DSM loop. A compensation block for the first-order DSM is proposed to cancel-out the effect of these latencies. By studying the transfer function, a combination of delays able to reconstruct the correct transfer function is determined. The solution was implemented on FPGA and tested using a 2.5 MHz signal. The post-compensated DSM achieved a Signal-to-Noise-and-Distortion Ratio (SNDR) = 42 dB and an Adjacent Channel Leakage Ratio (ACLR) = 39 dB.
引用
收藏
页码:583 / 586
页数:4
相关论文
共 50 条
  • [41] First-order Continuous Time Delta-sigma Modulator with 3-bit SAR ADC and PNM DAC
    Shin, Hye-Min
    Son, Haewoon
    Park, Tai-Soon
    Oh, Tae-Woo
    Jang, Young-Chan
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 297 - 298
  • [42] Continuous Time Delta-Sigma Modulator with an Embedded Passive Low Pass Filter
    Han, Changsok
    Maghari, Nima
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 317 - 320
  • [43] Power-Efficient Amplifier Frequency Compensation for Continuous-Time Delta-Sigma Modulators
    Yoon, Do Yeon
    Lee, Hae-Seung
    Gealow, Jeffrey
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 562 - 565
  • [44] A Low-Cost First-Order Sigma-Delta Converter Design and Analysis
    Ya, Ma Li
    Khan, Sheroz
    Nordin, Anis Nurashikin
    Alam, A. H. M. Zahirul
    Omar, Jamaludin
    Al-Khateeb, Khalid A. S.
    Islam, Muhammad Rafiqul
    Naji, Ahmed Wathik
    2011 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2011, : 1 - 5
  • [45] A comparison of various low-pass filter architectures for sigma-delta demodulators
    Abeysekera, SS
    Yao, X
    Zang, ZQ
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 380 - 383
  • [46] A continuous time low-pass sigma delta modulator implemented with transmission fines
    Hernández, L
    Rombouts, P
    Prefasi, E
    Paton, S
    Garcia, M
    Lopez, C
    VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 44 - 50
  • [47] Comparison of various low-pass filter architectures for sigma-delta demodulators
    Nanyang Technological Univ, Singapore
    Proc IEEE Int Symp Circuits Syst, (II-380 - II-383):
  • [48] Evaluation of superconducting first-order sigma-delta modulator
    Yoshida, A.
    Suzuki, H.
    Hasuo, S.
    Tanabe, K.
    Himi, T.
    Takai, H.
    Furuta, F.
    Saitoh, K.
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2006, 445 : 1037 - 1040
  • [49] A novel low order delta-sigma modulator without harmonic distortion
    Kledrowetz, Vilem
    Pristach, Marian
    Haze, Jiri
    Pavlik, Michal
    Fujcik, Lukas
    Dvorak, Vojtech
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (02) : 487 - 497
  • [50] Testing and characterization of the one-bit first-order delta-sigma modulator for on-chip analog signal analysis
    Huang, JL
    Cheng, KT
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 1021 - 1030