Delay-compensation block for first-order low-pass delta-sigma modulators

被引:0
|
作者
Ben Arfi, Anis [1 ]
Helaoui, Mohamed [1 ]
Ghannouchi, Fadhel M. [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, iRadio Lab, Calgary, AB, Canada
关键词
first-order delta sigma modulators; FPGA implementation; integer delay compensation;
D O I
10.1002/mop.31614
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementing the Delta Sigma Modulator (DSM) processing blocks on hardware is challenging due to the additional tap delays required by the digital processing blocks to process and output the result. The tap-delays, known as latency, are necessary for the Field Programmable Gate Array (FPGA) operation to allow the logic gates to process the data at a given clock rate. These latencies alter the transfer function of the first-order DSM as they present additional tap-delays to the inherent delays within the DSM loop. A compensation block for the first-order DSM is proposed to cancel-out the effect of these latencies. By studying the transfer function, a combination of delays able to reconstruct the correct transfer function is determined. The solution was implemented on FPGA and tested using a 2.5 MHz signal. The post-compensated DSM achieved a Signal-to-Noise-and-Distortion Ratio (SNDR) = 42 dB and an Adjacent Channel Leakage Ratio (ACLR) = 39 dB.
引用
收藏
页码:583 / 586
页数:4
相关论文
共 50 条
  • [21] A New Method to Synthesize and Optimize Band-Pass Delta-Sigma Modulators
    Javidan, Mohammad
    Benabes, Philippe
    2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, 2008, : 197 - 200
  • [22] Derivation of low-power first-order low-pass, high-pass and all-pass filters
    Yuce, Erkan
    Minaei, Shahram
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (01) : 151 - 156
  • [23] Derivation of low-power first-order low-pass, high-pass and all-pass filters
    Erkan Yuce
    Shahram Minaei
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 151 - 156
  • [24] Digital excess loop delay compensation technique with embedded truncator for continuous-time delta-sigma modulators
    He, Tao
    Zhang, Yi
    Temes, Gabor C.
    ELECTRONICS LETTERS, 2016, 52 (01) : 20 - 21
  • [25] A Low-pass Continuous-time Delta-Sigma Interface Circuit for Wideband MEMS Gyroscope Readout ASIC
    Yang, Youngtae
    Jun, Jaehoon
    Kim, Suhwan
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 35 - 39
  • [26] Approaches to Digital Compensation of Excess Loop Delay in Continuous-Time Delta-Sigma Modulators Using a Scaled Quantizer
    Ding, Chongjun
    Zou, Liang
    Keller, Matthias
    Manoli, Yiannos
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [27] Higher-Order DWA in Bandpass Delta-Sigma Modulators and Its Implementation
    Hu, Jingjing
    Hegt, J. A.
    van Roermund, A. H. M.
    Ouzounov, Sotir F.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 73 - 76
  • [28] A Study on the SNR in Higher Nyquist Zone of 1-Bit Low-Pass Delta-Sigma RZ-DAC
    Kazuno, Masafumi
    Motoyoshi, Mizuki
    Kameda, Suguru
    Suematsu, Noriharu
    2017 IEEE ASIA PACIFIC MICROWAVE CONFERENCE (APMC), 2017, : 918 - 921
  • [29] The design of high-order delta-sigma modulators for bandpass A/D conversion
    Abcarius, J
    Louis, L
    Roberts, GW
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 272 - 275
  • [30] Continuous compensation of binary-weighted DAC nonlinearities in bandpass delta-sigma modulators
    Gagnon, Ghyslain
    MacEachern, Leonard
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 253 - 256