Delay-compensation block for first-order low-pass delta-sigma modulators

被引:0
|
作者
Ben Arfi, Anis [1 ]
Helaoui, Mohamed [1 ]
Ghannouchi, Fadhel M. [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, iRadio Lab, Calgary, AB, Canada
关键词
first-order delta sigma modulators; FPGA implementation; integer delay compensation;
D O I
10.1002/mop.31614
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementing the Delta Sigma Modulator (DSM) processing blocks on hardware is challenging due to the additional tap delays required by the digital processing blocks to process and output the result. The tap-delays, known as latency, are necessary for the Field Programmable Gate Array (FPGA) operation to allow the logic gates to process the data at a given clock rate. These latencies alter the transfer function of the first-order DSM as they present additional tap-delays to the inherent delays within the DSM loop. A compensation block for the first-order DSM is proposed to cancel-out the effect of these latencies. By studying the transfer function, a combination of delays able to reconstruct the correct transfer function is determined. The solution was implemented on FPGA and tested using a 2.5 MHz signal. The post-compensated DSM achieved a Signal-to-Noise-and-Distortion Ratio (SNDR) = 42 dB and an Adjacent Channel Leakage Ratio (ACLR) = 39 dB.
引用
收藏
页码:583 / 586
页数:4
相关论文
共 50 条
  • [1] Extra Loop Delay Compensation for Hybrid Delta-Sigma Modulators
    Hirai, Yusaku
    Ohara, Kenji
    Matsuoka, Toshimasa
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2353 - 2356
  • [2] Modeling of superconducting first- and second-order low-pass sigma-delta modulators
    Magnusson, P
    Löwenborg, P
    Kidiyarova-Shevchenko, A
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 372 - 375
  • [3] Low-Cost Test of the First-Order Delta-Sigma Converter
    Desouky, A. O.
    Khairy, M. S.
    Abdelhalim, M. B.
    Amer, H. H.
    2009 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES 2009), 2009, : 100 - +
  • [4] First-order low-pass negative group delay passive topology
    Ravelo, B.
    ELECTRONICS LETTERS, 2016, 52 (02) : 124 - 125
  • [5] Digital excess loop delay compensation for high speed delta-sigma modulators
    Jabbour, C.
    Nguyen, V. T.
    Srini, V.
    Aggarwal, S.
    ELECTRONICS LETTERS, 2015, 51 (15) : 1155 - 1156
  • [6] Excess Loop Delay Compensation in Continuous-Time Delta-Sigma Modulators
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (11) : 1119 - 1123
  • [7] Fuzzy impulsive control of high-order interpolative low-pass sigma-delta modulators
    Ho, Charlotte Yuk-Fan
    Ling, Bingo Wing-Kuen
    Reiss, Joshua D.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (10): : 2224 - 2233
  • [8] Overloading Prediction in Symmetric Cross Coupled Low-Pass Sigma Delta Modulators
    Sabarinath
    Prakash, Jos
    Jose, Babita Roslind
    Mathew, Jimson
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1223 - 1229
  • [9] New stability criteria for the design of low-pass Sigma-Delta modulators
    vanEngelen, JAEP
    vandePlassche, RJ
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 114 - 118
  • [10] On statistical characteristics of noise in ADC with first-order delta-sigma modulation
    Efimov, V. M.
    Kasperovich, A. N.
    Optoelectronics, Instrumentation and Data Processing (English translation of Avtometriya), (02):