Effective IP reuse for high quality SOC design

被引:0
作者
Sarkar, S [1 ]
Chandar, GS [1 ]
Shinde, S [1 ]
机构
[1] Texas Instruments India Ltd, Digital Signal Proc Syst Grp, Bangalore 560093, Karnataka, India
来源
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Intellectual Property (IP) reuse is essential for meeting the challenges of System-on-a-Chip (SoC) design productivity improvement, design quality and meeting time-to-market goals. However, IP quality issues in terms of inadequate test coverage, low power capability, absence of functional features etc. has led to reduced benefits from reuse. This is because the IP is usually designed for use in one chip and later on (re)used in chips having different requirements. Hence, part of SoC design productivity is spent in enhancing the IP to the desired quality level. In a joint development program with the customer, where it is required to integrate some of their IPs, the usual paradigm followed for reuse has to be enhanced beyond the state-of-the-art to meet the design goals. As updated versions of the IP may be released several times during the SoC design phase, managing the design database poses challenge with respect to the IP enhancements.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 13 条
[1]  
BIRNBAUM M, 2001, INT S QUAL EL DES IS
[2]  
BLANER B, 1998, RTL DESIGN SOURCE MA
[3]  
CHILTON J, 2002, PLENARY SPEECH
[4]  
GENOE M, 1999, IEEE INT SOL STAT CI
[5]  
GUEGUEN J, 2000, INT S QUAL EL DES IS
[6]  
JOZWIAK L, 2000, INT S QUAL EL DES IS
[7]  
KAHNG AB, 2001, P ASP DAC
[8]  
Keating M., 1998, REUSE METHODOLOGY MA
[9]  
MAGARSHACK P, IEEE DESIGN TEST JAN
[10]  
MAYER JH, SPECIAL REPORT INTEL