A New Simulator Based on Multi Core Processor with Improved Sense Amplifier

被引:0
作者
Sakthivel, Erulappan [1 ]
Malathi, Veluchamy [1 ]
Arunraja, Muruganantham [1 ]
机构
[1] Anna Univ, Dept Elect & Elect, Reg Off, Madurai, Tamil Nadu, India
关键词
Simulator; double tail sense amplifier (DTSA); network-on-chip; NETWORK-ON-CHIP;
D O I
10.1142/S0218126615501418
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.
引用
收藏
页数:18
相关论文
共 33 条
  • [21] Task mapping and scheduling for network-on-chip based multi-core platform with transient faults
    Chatterjee, Navonil
    Paul, Suraj
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 83 : 34 - 56
  • [22] Particle Swarm Optimization Based Task Scheduling for Multi-core Systems Under Aging Effect
    Tu, Jinbin
    Yang, Tianhao
    Zhang, Yi
    Sun, Jin
    PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, : 271 - 276
  • [23] A New Floating Memristance Simulator Circuit Based on Second Generation Current Conveyor
    Cam, Zehra Gulru
    Sedef, Herman
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [24] Assessing a new coarctation repair simulator based on real patient's anatomy
    Kleszcz, Jacek
    Sobieraj, Michal
    Nalecz, Tomasz
    Myers, Patrick O.
    Wojtalik, Michal
    Mrowczynski, Wojciech
    CARDIOLOGY IN THE YOUNG, 2019, 29 (12) : 1517 - 1521
  • [25] Novel core test wrapper design supporting multi-mode testing of NoC-based SoC
    Ying, Zhang
    Ning, Wu
    Fen, Ge
    Xin, Chen
    Lei, Zhou
    International Journal of Control and Automation, 2013, 6 (05): : 247 - 262
  • [26] Cost-Effective Power-Aware Core Testing in NoCs Based on a New Unicast-Based Multicast Scheme
    Xiang, Dong
    Zhang, Ye
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (01) : 135 - 147
  • [27] Temperature-aware multi-application mapping on network-on-chip based many-core systems
    Cao, Shan
    Salcic, Zoran
    Li, Zhaolin
    Wei, Shaojun
    Ding, Yingtao
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 46 : 149 - 160
  • [28] Deadline and energy aware dynamic task mapping and scheduling for Network-on-Chip based multi-core platform
    Chatterjee, Navonil
    Paul, Suraj
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 74 : 61 - 77
  • [29] A new approach in object-oriented methodogy for creating event-based simulator
    Aliakbarian, Saeed
    Abdollahzadeh, Ahmad
    Jalali, Leila
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1535 - +
  • [30] EXPERIENCES WITH NEW ONLINE SIMULATOR SERVICES IN PROBLEM BASED LEARNING IN SKILLS UPGRADING PROCESSES
    Stav, John B.
    Engh, Erik
    Thorseth, Trond M.
    4TH INTERNATIONAL TECHNOLOGY, EDUCATION AND DEVELOPMENT CONFERENCE (INTED 2010), 2010, : 2317 - 2324