A New Simulator Based on Multi Core Processor with Improved Sense Amplifier

被引:0
|
作者
Sakthivel, Erulappan [1 ]
Malathi, Veluchamy [1 ]
Arunraja, Muruganantham [1 ]
机构
[1] Anna Univ, Dept Elect & Elect, Reg Off, Madurai, Tamil Nadu, India
关键词
Simulator; double tail sense amplifier (DTSA); network-on-chip; NETWORK-ON-CHIP;
D O I
10.1142/S0218126615501418
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.
引用
收藏
页数:18
相关论文
共 33 条
  • [1] Design and realization of a performance evaluating simulator multi core processor for
    Zhao, Zhao
    Zhao, Qiuxia
    Jiang, Liehui
    2008 PROCEEDINGS OF INFORMATION TECHNOLOGY AND ENVIRONMENTAL SYSTEM SCIENCES: ITESS 2008, VOL 1, 2008, : 1146 - 1151
  • [2] A parallelized implementation of turbo decoding based on network on chip multi-core processor
    Zhang, Chaolong
    Hu, Zhekun
    Chen, Jie
    Journal of Engineering Science and Technology Review, 2014, 7 (01) : 52 - 59
  • [3] Extensible and Reconfigurable Multi-core Processor Connecting Method.
    Tu, Wenli
    Guo, Hong
    Chen, Shuang
    Zhang, Jin
    PROCEEDINGS OF THE 2018 13TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA 2018), 2018, : 2548 - 2551
  • [4] FangTianSim: High-Level Cycle-Accurate Resistive Random-Access Memory-Based Multi-Core Spiking Neural Network Processor Simulator
    Wei, Jinsong
    Wang, Zhibin
    Li, Ye
    Lu, Jikai
    Jiang, Hao
    An, Junjie
    Li, Yiqi
    Gao, Lili
    Zhang, Xumeng
    Shi, Tuo
    Liu, Qi
    FRONTIERS IN NEUROSCIENCE, 2022, 15
  • [5] A new solution based on multi-objective algorithm for multi-application mappings for Many-Core systems
    Almeida, M. A.
    Gallon, I. F.
    Pedrino, E. C.
    IEEE LATIN AMERICA TRANSACTIONS, 2025, 23 (04) : 323 - 328
  • [6] ONNXim: A Fast, Cycle-Level Multi-Core NPU Simulator
    Ham, Hyungkyu
    Yang, Wonhyuk
    Shin, Yunseon
    Woo, Okkyun
    Heo, Guseul
    Lee, Sangyeop
    Park, Jongse
    Kim, Gwangsun
    IEEE COMPUTER ARCHITECTURE LETTERS, 2024, 23 (02) : 219 - 222
  • [7] SMASim: A Cycle-accurate Scalable Multi-core Architecture Simulator
    Makela, Jari-Matti
    Leppanen, Ville
    WORLD CONGRESS ON ENGINEERING, WCE 2010, VOL I, 2010, : 509 - 514
  • [8] A Homogeneous Many-core x86 Processor Full System Framework Based on NoC
    Zhang, Qinhong
    Zhou, Meng
    Chen, Juan
    Yang, Hao
    PROCEEDINGS OF 2015 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2015), 2015, : 794 - 797
  • [9] On the design of an SoPC based multi-core embedded system
    Kwok, Tyrone Tai-On
    Kwok, Yu-Kwong
    CISIS 2008: THE SECOND INTERNATIONAL CONFERENCE ON COMPLEX, INTELLIGENT AND SOFTWARE INTENSIVE SYSTEMS, PROCEEDINGS, 2008, : 621 - 626
  • [10] Optimization of Duplication-Based Schedules on Network-on-Chip Based Multi- Processor System-on-Chips
    Tang, Qi
    Wu, Shang-Feng
    Shi, Jun-Wu
    Wei, Ji-Bo
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (03) : 826 - 837