A Low-Offset Dynamic Comparator with Area-Efficient and Low-Power Offset Cancellation

被引:0
|
作者
Zhong, Xiaopeng [1 ]
Bermak, Amine [1 ,2 ]
Tsui, Chi-Ying [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
[2] Hamad Bin Khalifa Univ, Coll Sci & Engn, Doha, Qatar
关键词
SAR ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-offset two-stage dynamic comparator has been proposed for parallel multi-channel processing. Low offset is achieved from two aspects: 1st-stage offset cancellation and 2nd-stage offset suppression. A fully dynamic offset cancellation scheme based on current auto-zeroing is adopted to effectively cancel out the 1st-stage offset. It features small area overhead and low energy consumption. For the 2nd-stage offset suppression, a high gain is designed for the 1st-stage dynamic amplifier by optimizing the overdrive voltage of input transistors. To maintain low offset performance across a wide range of input common-mode voltages, the overdrive voltage of the input pair is required to stay low. Therefore, a tail current source is employed for the 1st stage to ensure constant common-mode discharging current. As a result, the overdrive voltage can be stably kept low under various operation conditions. The proposed comparator has been designed in a standard CMOS 0.18 mu m process. It operates under a supply voltage of 1.2 V at 10 MHz. Simulation results have verified the low-offset property of the comparator. The inputreferred offset (1 sigma) is reduced from 19.25 mV to 1.296 mV after cancellation and it remains constant with the input common-mode voltage changing from 0 V to 0.8 V. The offset is further reduced to 771 mu V when the 2nd-stage input pair are enlarged by 4 times. At the same time, the energy consumption is increased from 147 fJ/Conv to 168 fJ/Conv.
引用
收藏
页码:148 / 153
页数:6
相关论文
共 50 条
  • [1] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30
  • [2] A Low-Offset Dynamic Comparator with Input Offset-Cancellation
    Pei, Ruihan
    Liu, Jia
    Tang, Xian
    Li, Fule
    Wang, Zhihua
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 132 - 135
  • [3] A low-power low-offset dynamic comparator for analog to digital converters
    Hassanpourghadi, Mohsen
    Zamani, Milad
    Sharifkhani, Mohammad
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 256 - 262
  • [4] Low-power and low-offset comparator using latch load
    Jung, Y.
    Lee, S.
    Chae, J.
    Temes, G. C.
    ELECTRONICS LETTERS, 2011, 47 (03) : 167 - U649
  • [5] A Low-Offset Latched Comparator Using Zero-Static Power Dynamic Offset Cancellation Technique
    Miyahara, Masaya
    Matsuzawa, Akira
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 233 - 236
  • [6] An Ultra Low-power Low-offset Double-tail Comparator
    Khorami, Ata
    Saeidi, Roghayeh
    Sharifkhani, Mohammad
    Taherinejad, Nima
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [7] An Improved Low-offset and Low-power Design of Comparator for Flash ADC
    Zhang Shuo
    Wang Zongmin
    Zhou Liang
    ADVANCED MATERIALS, MECHANICS AND INDUSTRIAL ENGINEERING, 2014, 598 : 365 - 370
  • [8] A Multi-GHz Area-Efficient Comparator with Dynamic Offset Cancellation
    Kong, Lingkai
    Lu, Yue
    Alon, Elad
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [9] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [10] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346