An accurate model of fully-depleted surrounding gate transistor (FD-SGT)

被引:0
|
作者
Endoh, T
Nakamura, T
Masuoka, F
机构
来源
IEICE TRANSACTIONS ON ELECTRONICS | 1997年 / E80C卷 / 07期
关键词
SGT; FD-SGT; current-voltage characteristics; threshold voltage;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A steady-state current-voltage characteristics of fully-depleted surrounding gate transistor (FD-SGT) is analyzed. First, the new gate oxide capacitance model and the new threshold voltage model of FD-SGT are proposed. It is shown that the gate oxide capacitance per unit area increases with scaling down the silicon pillar's diameter. It is newly found that the threshold voltage decreases with scaling down the silicon pillar's diameter, because the gate oxide electric fields increase with increasing gate oxide capacitance. Next, by using the proposed models, the new current-voltage characteristics equation of FD-SGT is analytically formulated for the first time. In comparison with the results of the three-dimensional (3D) device simulator, the results of the new threshold voltage model show good agreement within 0.012V error in maximum. The results of the newly formulated current-voltage characteristics also show good agreement within 1.4% average error. The results of this work make it possible to theoretically clear the device designs of FD-SGT and show the new viewpoints for future ULSI's with SGT.
引用
收藏
页码:905 / 910
页数:6
相关论文
共 50 条
  • [41] Total dose effects on a fully-depleted SOI NMOSFET and its lateral parasitic transistor
    FerletCavrois, V
    Musseau, O
    Leray, JL
    Pelloie, JL
    Raynaud, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (06) : 965 - 971
  • [42] Total dose effects on a fully-depleted SOI NMOSFET and its lateral parasitic transistor
    FerletCavrois, V
    Musseau, O
    Leray, JL
    Raffaelli, M
    Pelloie, JL
    Raynaud, C
    RADECS 95 - THIRD EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 1996, : 142 - 146
  • [43] An analytical (classical) subthreshold behavior model for symmetrical fully-depleted SOI double-gate MOSFET's
    Chiang, TK
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2004, 27 (02) : 223 - 230
  • [44] Perspectives of fully-depleted SOI transistors down to 20nm gate length
    Luyken, R
    Städele, M
    Rösner, W
    Schulz, T
    Hartwich, J
    Dreeskornfeld, L
    Risch, L
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 137 - 139
  • [45] RF characterization of metal T-Gate structure in fully-depleted SOICMOS technology
    Lam, S
    Wan, H
    Su, P
    Wyatt, PW
    Chen, CL
    Niknejad, AM
    Hu, CM
    Ko, PK
    Chan, MS
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (04) : 251 - 253
  • [46] Reduction in threshold voltage fluctuation in fully-depleted SOI MOSFETs with back gate control
    Numata, T
    Noguchi, M
    Takagi, S
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 979 - 984
  • [47] New insights into fully-depleted SOI transistor response after total-dose irradiation
    Schwank, JR
    Shaneyfelt, MR
    Dodd, PE
    Burns, JA
    Keast, CL
    Wyatt, PW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (03) : 604 - 612
  • [49] Compact SOI model for fully-depleted and partially-depleted 0.25 um SIMOX devices
    BTA Technology, Inc, Santa Clara, United States
    IEEE Int Conf Microelectron Test Struct, (222-226):
  • [50] A New Quasi-3-D Subthreshold Current/Swing Model for Fully-Depleted Quadruple Gate (FDQG) MOSFETs
    Gao, Hong-Wun
    Wang, Yeong-Her
    Ko, Ying-Wen
    Chiang, Te-Kuang
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,