An accurate model of fully-depleted surrounding gate transistor (FD-SGT)

被引:0
|
作者
Endoh, T
Nakamura, T
Masuoka, F
机构
来源
IEICE TRANSACTIONS ON ELECTRONICS | 1997年 / E80C卷 / 07期
关键词
SGT; FD-SGT; current-voltage characteristics; threshold voltage;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A steady-state current-voltage characteristics of fully-depleted surrounding gate transistor (FD-SGT) is analyzed. First, the new gate oxide capacitance model and the new threshold voltage model of FD-SGT are proposed. It is shown that the gate oxide capacitance per unit area increases with scaling down the silicon pillar's diameter. It is newly found that the threshold voltage decreases with scaling down the silicon pillar's diameter, because the gate oxide electric fields increase with increasing gate oxide capacitance. Next, by using the proposed models, the new current-voltage characteristics equation of FD-SGT is analytically formulated for the first time. In comparison with the results of the three-dimensional (3D) device simulator, the results of the new threshold voltage model show good agreement within 0.012V error in maximum. The results of the newly formulated current-voltage characteristics also show good agreement within 1.4% average error. The results of this work make it possible to theoretically clear the device designs of FD-SGT and show the new viewpoints for future ULSI's with SGT.
引用
收藏
页码:905 / 910
页数:6
相关论文
共 50 条
  • [1] An analytic steady-state current-voltage characteristics of short channel fully-depleted surrounding gate transistor (FD-SGT)
    Endoh, T
    Nakamura, T
    Masuoka, F
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07): : 911 - 917
  • [2] Fully depleted surrounding gate transistor (SGT) for 70 nm DRAM and beyond
    Goebel, B
    Lützen, J
    Manger, D
    Moll, P
    Mümmler, K
    Popp, M
    Scheler, U
    Schlösser, T
    Seidl, H
    Sesterhenn, M
    Slesazeck, S
    Tegen, S
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 275 - 278
  • [3] A compact model of fully-depleted surrounding-gate (SG) MOSFETs with a doped body
    Cho, Namki
    Yu, YunSeop
    Hwang, SungWoo
    2008 IEEE SILICON NANOELECTRONICS WORKSHOP, 2008, : 153 - +
  • [4] Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's
    Auth, CP
    Plummer, JD
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) : 74 - 76
  • [5] An accurate 2D analytical model for short channel thin film fully depleted cylindrical/surrounding gate (CGT/SGT) MOSFET
    Kranti, A
    Haldar, S
    Gupta, RS
    MICROELECTRONICS JOURNAL, 2001, 32 (04) : 305 - 313
  • [6] Dynamic Flash Memory with Dual Gate Surrounding Gate Transistor (SGT)
    Sakui, Koji
    Harada, Nozomu
    2021 IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2021, : 72 - 75
  • [7] A new two-dimensional threshold voltage model for cylindrical, fully-depleted, surrounding-gate (SG) NTOSFETs
    Chiang, T. K.
    MICROELECTRONICS RELIABILITY, 2007, 47 (2-3) : 379 - 383
  • [8] Fully-depleted SOICMOS devices with W/TiN gate
    Lian, J
    Hai, CH
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 273 - 276
  • [9] Accurate analytical drain current model for a nanoscale fully-depleted SOI MOSFET
    Anvarifard, Mohammad K.
    Orouji, Ali A.
    SOLID-STATE ELECTRONICS, 2015, 103 : 154 - 161
  • [10] A compact, analytical two-dimensional threshold voltage model for cylindrical, fully-depleted, surrounding-gate(SG) MOSFETs
    Chiang, T. K.
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 547 - 550