Input Referred Offset reduction in Very High Speed Differential Receivers

被引:0
|
作者
Chauhan, Rajat [1 ]
Selvam, Manigandan [1 ]
机构
[1] Texas Instruments India Pvt Ltd, Bangalore, Karnataka, India
来源
2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2013年
关键词
D O I
10.1109/VLSID.2013.173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper explains a circuit architecture to minimize the impact of IRO (Input Referred Offset) in Differential amplifier based Receivers. Such receivers are used on high speed interfaces, like DDRs and LVDS, as they provide better timing and ensure proper detection of small swing signals. However the mismatch between the differential input arms causes IRO which in turn causes duty cycle distortion and degrades the receiver timing. At very high speeds it becomes necessary to minimize the impact of IRO. The proposed IRO reduction circuit uses a Digital controller which measures and reduces the IRO using a binary code. The timing improvement provided by this circuit scheme is validated on Silicon in 28nm CMOS process.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 50 条
  • [41] A LOW OFFSET HIGH SPEED COMPARATOR FOR PIPELINE ADC
    Zhu, Zhangming
    Wu, Hongbing
    Yu, Guangwen
    Li, Yanhong
    Liu, Lianxi
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [42] Offset to minimize the impact of high speed connectors' crosstalk
    Kuang, Shenqing
    Chen, Aixin
    Su, Donglin
    2006 7TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION AND EM THEORY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1221 - 1223
  • [43] HIGH-SPEED AMPLIFIERS WITH LOW OFFSET AND DRIFT
    WILLIAMS, J
    EDN, 1991, 36 (22) : 149 - 153
  • [44] A High Speed, Low Voltage CMOS Offset Comparator
    Ayman A. Fayed
    M. Ismail
    Analog Integrated Circuits and Signal Processing, 2003, 36 : 267 - 272
  • [45] Failure analysis of a high-speed offset bearing
    Buzescu, Daniela M.
    Tomescu, Sorin Gabriel
    AEROSPACE EUROPE CEAS 2017 CONFERENCE, 2018, 29 : 34 - 45
  • [46] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [47] Capacitive-SAR ADC input offset reduction by stray capacitance compensation
    Mognon, Vilson R.
    dos Reis Filho, Carlos A.
    2008 7TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, 2008, : 292 - 297
  • [48] Differential receivers tolerate high-frequency losses
    Johnson, H
    EDN, 2002, 47 (26) : 20 - 20
  • [49] Common-mode radiated emissions from UTP/STP cables with differential high-speed drivers/receivers
    Caniggia, S
    Santi, P
    2003 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SYMPOSIUM RECORD, VOLS 1 AND 2, 2003, : 564 - 569
  • [50] Reduction of crosstalk noise in modular jack for high-speed differential signal interconnection
    Kim, N
    Sung, M
    Kim, H
    Baek, S
    Ryu, W
    An, JG
    Kim, J
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (03): : 260 - 267