Input Referred Offset reduction in Very High Speed Differential Receivers

被引:0
|
作者
Chauhan, Rajat [1 ]
Selvam, Manigandan [1 ]
机构
[1] Texas Instruments India Pvt Ltd, Bangalore, Karnataka, India
来源
2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2013年
关键词
D O I
10.1109/VLSID.2013.173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper explains a circuit architecture to minimize the impact of IRO (Input Referred Offset) in Differential amplifier based Receivers. Such receivers are used on high speed interfaces, like DDRs and LVDS, as they provide better timing and ensure proper detection of small swing signals. However the mismatch between the differential input arms causes IRO which in turn causes duty cycle distortion and degrades the receiver timing. At very high speeds it becomes necessary to minimize the impact of IRO. The proposed IRO reduction circuit uses a Digital controller which measures and reduces the IRO using a binary code. The timing improvement provided by this circuit scheme is validated on Silicon in 28nm CMOS process.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 50 条
  • [31] Superposition Signal Input Decoding for Lattice Reduction-Aided MIMO Receivers
    Denno, Satoshi
    Kashihara, Koki
    Hou, Yafei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2023, E106B (02) : 184 - 192
  • [32] Very high speed digital holography
    Perez Lopez, Carlos
    Mendoza Santoyo, Fernando
    Rodriguez Vera, Ramon
    Moreno, David
    Barrientos, Bernardino
    SPECKLE06: SPECKLES, FROM GRAINS TO FLOWERS, 2006, 6341
  • [33] VERY HIGH-SPEED RAILWAYS
    DUCHEMIN, J
    RECHERCHE, 1974, 5 (44): : 356 - 361
  • [34] Monitoring very high speed links
    Iannaccone, G
    Diot, C
    Graham, I
    McKeown, N
    IMW 2001: PROCEEDINGS OF THE FIRST ACM SIGCOMM INTERNET MEASUREMENT WORKSHOP, 2001, : 267 - 271
  • [35] Very high-speed transport
    Reemtsema, K.-D.
    Rail International, 1995, (8-9): : 216 - 223
  • [36] Parallelized computational technique for signal propagation analysis at very high speed differential transmission lines
    Li, EP
    Jin, HF
    Yuan, WL
    Li, LW
    2003 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SYMPOSIUM RECORD, VOLS 1 AND 2, 2003, : 850 - 854
  • [37] Frequency Offset Insensitive Multiple Symbol Differential Detection Scheme for IEEE 802.15.4 BPSK receivers
    Zhang, Gaoyuan
    Shi, Congyu
    Wen, Hong
    Wang, Longye
    Song, Liang
    Liao, Runfa
    2018 5TH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING (ICISCE 2018), 2018, : 1133 - 1137
  • [38] A high speed, low voltage CMOS offset comparator
    Fayed, AA
    Ismail, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 36 (03) : 267 - 272
  • [39] Method for precise determination of the statistical distribution of the input offset voltage of differential stages
    Siemens Corporate R&D, Munich, Germany
    Microelectron Reliab, 11-12 ([d]1823-1826):
  • [40] Method for precise determination of the statistical distribution of the input offset voltage of differential stages
    Thewes, R
    Schindhelm, T
    Tiebout, M
    Wohlrab, E
    Kollmer, U
    Kessel, S
    SchmittLandsiedel, D
    Weber, W
    MICROELECTRONICS RELIABILITY, 1996, 36 (11-12) : 1823 - 1826