Input Referred Offset reduction in Very High Speed Differential Receivers

被引:0
|
作者
Chauhan, Rajat [1 ]
Selvam, Manigandan [1 ]
机构
[1] Texas Instruments India Pvt Ltd, Bangalore, Karnataka, India
来源
2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2013年
关键词
D O I
10.1109/VLSID.2013.173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper explains a circuit architecture to minimize the impact of IRO (Input Referred Offset) in Differential amplifier based Receivers. Such receivers are used on high speed interfaces, like DDRs and LVDS, as they provide better timing and ensure proper detection of small swing signals. However the mismatch between the differential input arms causes IRO which in turn causes duty cycle distortion and degrades the receiver timing. At very high speeds it becomes necessary to minimize the impact of IRO. The proposed IRO reduction circuit uses a Digital controller which measures and reduces the IRO using a binary code. The timing improvement provided by this circuit scheme is validated on Silicon in 28nm CMOS process.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 50 条
  • [1] LINE RECEIVERS WITH ZERO DIFFERENTIAL INPUT
    PIPPENGE.D
    ELECTRONIC ENGINEER, 1971, 30 (12): : 58 - &
  • [2] Offset reduction technique for use with high speed CMOS comparators
    Bruccoleri, M
    Cusinato, P
    ELECTRONICS LETTERS, 1996, 32 (13) : 1193 - 1194
  • [3] A Differential PD/TIA Interface for Enhanced SNR and Baseline Wander Reduction in High-Speed CMOS Optical Receivers
    Abdelrahman, Diaaeldin
    Atef, Mohamed
    IEEE ACCESS, 2024, 12 : 126858 - 126865
  • [4] Offset compensation in comparators with minimum input-referred supply noise
    Wong, KLJ
    Yang, CKK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) : 837 - 840
  • [5] TUNABLE RECEIVERS FOR VERY HIGH FREQUENCIES
    HULSTEDE, GE
    PETTIT, JM
    OVERACKER, HE
    SPANGENBERG, K
    BUSS, RR
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1946, 34 (02): : W84 - W85
  • [6] Stack Based Sense Amplifier Designs for Reducing Input-Referred Offset
    Boley, James
    Calhoun, Benton
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 1 - 4
  • [7] On the design of very small transconductance OTAs with reduced input offset
    Arnaud, A
    Fiorelli, R
    Galup-Montoro, C
    SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, : 15 - 20
  • [8] Frequency offset estimation for galileo/gps receivers based on differential correlation
    Schmid, Andreas
    Neubauer, Andre
    Guenther, Christoph
    2005 IEEE/SP 13TH WORKSHOP ON STATISTICAL SIGNAL PROCESSING (SSP), VOLS 1 AND 2, 2005, : 637 - 641
  • [9] Packaging of high speed optical receivers
    Agrawal, N
    Rue, J
    Perkins, J
    Wall, T
    Shukla, A
    Khan, N
    LEOS 2000 - IEEE ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS. 1 & 2, 2000, : 794 - 795
  • [10] Very high speed?
    不详
    CONTROL AND INSTRUMENTATION, 1997, 29 (10): : 24 - 24