Statistical estimation of leakage power dissipation in nano-scale complementary metal oxide semiconductor digital circuits using generalised extreme value distribution

被引:7
|
作者
Aghababa, H. [1 ]
Khosropour, A. [1 ]
Afzali-Kusha, A. [1 ]
Forouzandeh, B. [1 ]
Pedram, M. [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Nanoelect Ctr Excellence, Tehran 14395, Iran
[2] Univ So Calif, Dept EE Syst, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
FULL-CHIP LEAKAGE; OPTIMIZATION;
D O I
10.1049/iet-cds.2011.0348
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, the authors present an accurate approach for the estimation of statistical distribution of leakage power consumption in the presence of process variations in nano-scale complementary metal oxide semiconductor (CMOS) technologies. The technique, which is additive with respect to the individual gate leakage values, employs a generalised extreme value (GEV) distribution. Compared with the previous methods based on (two-parameter) lognormal distribution, this method uses the GEV distribution with three parameters to increase the accuracy. Using the suggested distribution, the leakage yield of the circuits may be modelled. The accuracy of the approach is studied by comparing its results with those of a previous technique and HSPICE-based Monte Carlo simulations on ISCAS85 benchmark circuits for 45 nm CMOS technology. The comparison reveals a higher accuracy for the proposed approach. The proposed distribution does not add to the complexity and cost of simulations compared with the case of the lognormal distribution based on the additive approach.
引用
收藏
页码:273 / 278
页数:6
相关论文
共 13 条
  • [1] Statistical estimation of delay in nano-scale CMOS circuits using Burr Distribution
    Moshrefi, Amirhossein
    Aghababa, Hossein
    Shoaei, Omid
    MICROELECTRONICS JOURNAL, 2018, 79 : 30 - 37
  • [2] Chip Level Statistical Leakage Power Estimation Using Generalized Extreme Value Distribution
    Khosropour, Alireza
    Aghababa, Hossein
    Afzali-Kusha, Ali
    Forouzandeh, Behjat
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 173 - 179
  • [3] Circuit Implementation of Nano-Scale TiO2 Memristor Using Only Metal-Oxide-Semiconductor Transistors
    Gul, Fatih
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (04) : 643 - 646
  • [4] Highly thermal immune nitrogen-doped Ni-germanosilicide with Co/TiN double layer for nano-scale complementary metal oxide semiconductor applications
    Oh, Soon-Young
    Yun, Jang-Gn
    Kim, Yong-Jin
    Lee, Won-Jae
    Ji, Hee-Hwan
    Tuya, Agchbayar
    Kim, Do-Woo
    Cha, Han-Seob
    Cho, Yoo-Jeong
    Han, Kil-Jin
    Kim, Yeong-Cheul
    Wang, Jin-Suk
    Lee, Hi-Deok
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 2980 - 2983
  • [5] Highly thermal immune nitrogen-doped Ni-germanosilicide with Co/TiN double layer for nano-scale complementary metal oxide semiconductor applications
    Oh, Soon-Young
    Yun, Jang-Gn
    Kim, Yong-Jin
    Lee, Won-Jae
    Ji, Hee-Hwan
    Tuya, Agchbayar
    Kim, Do-Woo
    Cha, Han-Seob
    Cho, Yoo-Jeong
    Han, Kil-Jin
    Kim, Yeong-Cheul
    Wang, Jin-Suk
    Lee, Hi-Deok
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (4 B): : 2980 - 2983
  • [6] Fabrication of nano-scale point contact metal-oxide-semiconductor field-effect-transistors using micrometer-scale design rule
    Ishikuro, H
    Hiramoto, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (1B): : 396 - 398
  • [7] Fabrication of nano-scale point contact metal-oxide-semiconductor field-effect-transistors using micrometer-scale design rule
    Ishikuro, Hiroki
    Hiramoto, Toshiro
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1999, 38 (1 B): : 396 - 398
  • [9] Diagnostics of large-scale integrated circuits based on complementary metal-oxide-semiconductor structures using LF fluctuations of the consumption current
    Gal'chenko, VR
    Zhigal'skii, GP
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2000, 45 (03) : 334 - 338
  • [10] Co-Integration of Nano-Scale Vertical- and Horizontal-Channel Metal-Oxide-Semiconductor Field-Effect Transistors for Low Power CMOS Technology
    Sun, Min-Chul
    Kim, Garam
    Kim, Sang Wan
    Kim, Hyun Woo
    Kim, Hyungjin
    Lee, Jong-Ho
    Shin, Hyungcheol
    Park, Byung-Gook
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2012, 12 (07) : 5313 - 5317