A high resolution digital CMOS time-to-digital converter based on nested delay locked loops

被引:0
|
作者
Mantyniemi, A [1 ]
Rahkonen, T [1 ]
Kostamovaara, J [1 ]
机构
[1] Univ Oulu, Elect Lab, Dept Elect Engn, FIN-90570 Oulu, Finland
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an integrated digital CMOS time-to-digital converter, TDC, with sub-gate-delay LSB width and 50 ps single shot resolution which equals 7 mm in time-of-flight laser rangefinding measurement. The circuit was fabricated in an 0.8 mu m standard digital CMOS process. The measurement is based On a counter and a novel two step parallel interpolation that uses only 32 delay elements in two nested 16 element delay locked loops to provide 128 LSBs in the interpolator that resolves the timing within the reference clock cycle. The TDC has a fast conversion rate because of flash principle and requires no external calibration because the delay elements used for timing have been delay locked to the reference clock period. This TDC also has a very good temperature stability of 0.03 ps/degrees C and a low current consumption of < 20 mA from a +5 V supply.
引用
收藏
页码:537 / 540
页数:4
相关论文
共 50 条
  • [41] A LOW-POWER CMOS TIME-TO-DIGITAL CONVERTER
    RAISANENRUOTSALAINEN, E
    RAHKONEN, T
    KOSTAMOVAARA, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (09) : 984 - 990
  • [42] A CMOS time-to-digital converter based on a ring oscillator for a laser radar
    Nissinen, L
    Mäntyniemi, A
    Kostamovaara, J
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 469 - 472
  • [43] A novel Time-to-Digital Converter for All Digital Phase-Locked Loop
    Gai Lin-chong
    Chen Lan
    Wang Hai-yong
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 953 - 955
  • [44] CMOS time-to-digital converter based on a pulse-mixing scheme
    Chen, Chun-Chi
    Hwang, Chorng-Sii
    Liu, Keng-Chih
    Chen, Guan-Hong
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2014, 85 (11):
  • [45] A PVT-insensitive all digital CMOS time-to-digital converter based on looped delay-line with extension scheme
    Hua, Siliang
    Wang, Donghui
    Wang, Leiou
    Liu, Yan
    Li, Jiarui
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [46] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &
  • [47] Vernier parallel delay-line based time-to-digital converter
    Chi-Tung Ko
    Kong-Pang Pun
    Andreas Gothenberg
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 151 - 153
  • [48] Variation tolerant high resolution and low latency time-to-digital converter
    Henzler, S.
    Koeppe, S.
    Lorenz, D.
    Kamp, W.
    Kuenemund, R.
    Schmitt-Landsiedel, D.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 194 - +
  • [49] A High Resolution Time-to-Digital Converter Utilizing Coupled Oscillator, ORIGAMI
    Shima, Takeshi
    Retdian, Nicodimus
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 192 - 195
  • [50] A high-resolution flash time-to-digital converter and calibration scheme
    Levine, PM
    Roberts, GW
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1148 - 1157