In this paper we investigate the efficiency of using temporal and spatial hardening techniques in flip-flop design for single event upset (SEU) mitigation at different supply voltages. We present three novel SEU tolerant flip-flop topologies intended for low supply voltage operation. The most SEU tolerant flip-flop among the proposed flip-flop topologies shows ability of achieving maximum SEU cross-section below 1.9 . 10(-10) cm(2)/bit (no SEUs detected) at 500 mV supply voltage, 4.10(-10) cm(2)/bit at 250 mV supply voltage, and 2.10(-9) cm(2)/bit at 180 mV supply voltage. When scaling the supply voltage from 1 V down to 500 mV, 250 mV and 180 mV, the proposed flip-flops achieve at least, and (respectively) reduction in energy -72%, -92.5% and -95% per transition compared to a Dual Interlocked Storage Cell based flip-flop when operated at a supply voltage of 1 V. The flip-flops have been designed and fabricated in a low-power commercial 90-nm bulk CMOS process and were tested using heavy ions with LET between 8.6 MeV-cm(2)/mg and MeV-cm(2)/mg.
机构:
College of Computer, National University of Defense TechnologyCollege of Computer, National University of Defense Technology
Pengcheng HUANG
Shuming CHEN
论文数: 0引用数: 0
h-index: 0
机构:
National Laboratory for Parallel and Distributed Processing,National University of Defense TechnologyCollege of Computer, National University of Defense Technology