Single InAs/GaSb Nanowire Low-Power CMOS Inverter

被引:84
|
作者
Dey, Anil W. [1 ]
Svensson, Johannes [1 ]
Borg, B. Mattias [1 ]
Ek, Martin [2 ]
Wernersson, Lars-Erik [1 ]
机构
[1] Lund Univ, S-22100 Lund, Sweden
[2] Div Polymer & Mat Chem, S-22100 Lund, Sweden
基金
瑞典研究理事会;
关键词
Nanowire; inverter; InAs/GaSb; low-power operation; III-V CMOS; ELECTRONICS; TRANSISTORS; SEMICONDUCTOR; OXIDE; INAS; LAYERS;
D O I
10.1021/nl302658y
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
III-V semiconductors have so far predominately been employed for n-type transistors in high-frequency applications. This development is based on the advantageous transport properties and the large variety of heterostructure combinations in the family of III-V semiconductors. In contrast, reports on p-type devices with high hole mobility suitable for complementary metal-oxide-semiconductor (CMOS) circuits for low-power operation are scarce. In addition, the difficulty to integrate both n- and p-type devices on the same substrate without the use of complex buffer layers has hampered the development of III-V based digital logic. Here, inverters fabricated from single n-InAs/p-GaSb heterostructure nanowires are demonstrated in a simple processing scheme. Using undoped segments and aggressively scaled high-kappa dielectric, enhancement mode operation suitable for digital logic is obtained for both types of transistors. State-of-the-art on- and off-state characteristics are obtained and the individual long-channel n- and p-type transistors exhibit minimum subthreshold swings of SS = 98 mV/dec and SS = 400 mV/dec, respectively, at V-ds = 0.5 V. Inverter characteristics display a full signal swing and maximum gain of 10.5 with a small device-to-device variability. Complete inversion is measured at low frequencies although large parasitic capacitances deform the waveform at higher frequencies.
引用
收藏
页码:5593 / 5597
页数:5
相关论文
共 50 条
  • [41] Evaluation of an InAs HEMT with source-connected field plate for high-speed and low-power logic applications
    Yao, Jing Neng
    Lin, Yueh Chin
    Lin, Min Song
    Huang, Ting Jui
    Hsu, Heng Tung
    Sze, Simon M.
    Chang, Edward Y.
    SOLID-STATE ELECTRONICS, 2019, 157 : 55 - 60
  • [42] Parameter Analysis of the Low-Power MCML
    Zhang, Dan
    Wu, Wei
    Wang, Yifei
    CIRCUITS, SYSTEM AND SIMULATION, 2011, 7 : 6 - 10
  • [43] Low-Power Multichannel Wireless Transmitter
    Jin, Weijian
    Lee, Albert Ting Leung
    Li, Sinan
    Tan, Siew-Chong
    Hui, S. Y.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (06) : 5016 - 5028
  • [44] Low-power CMOS LNA based on dual resistive-feedback structure with peaking inductor for wideband application
    Hsu, Meng-Ting
    Hsu, Shih-Yu
    Lin, Yu-Hwa
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2013, 5 (01) : 65 - 70
  • [45] X-ray diffraction strain analysis of a single axial InAs1-xPx nanowire segment
    Keplinger, Mario
    Mandl, Bernhard
    Kriegner, Dominik
    Holy, Vaclav
    Samuelsson, Lars
    Bauer, Gunther
    Deppert, Knut
    Stangl, Julian
    JOURNAL OF SYNCHROTRON RADIATION, 2015, 22 : 59 - 66
  • [46] InAs nanowire MOSFETs in three-transistor configurations: single balanced RF down-conversion mixers
    Berg, Martin
    Persson, Karl-Magnus
    Wu, Jun
    Lind, Erik
    Sjoland, Henrik
    Wernersson, Lars-Erik
    NANOTECHNOLOGY, 2014, 25 (48)
  • [47] Low-Power Bi-Side Scan Driver Integrated by IZO TFTs Including a Clock-Controlled Inverter
    Wu, Wei-Jing
    Li, Guan-Ming
    Xia, Xing-Heng
    Zhang, Li-Rong
    Zhou, Lei
    Xu, Miao
    Wang, Lei
    Peng, Jun-Biao
    JOURNAL OF DISPLAY TECHNOLOGY, 2014, 10 (07): : 523 - 525
  • [48] Low Trap Density in InAs/High-k Nanowire Gate Stacks with Optimized Growth and Doping Conditions
    Wu, Jun
    Babadi, Aein Shiri
    Jacobsson, Daniel
    Colvin, Jovana
    Yngman, Sofie
    Timm, Rainer
    Lind, Erik
    Wemersson, Lars-Erik
    NANO LETTERS, 2016, 16 (04) : 2418 - 2425
  • [49] CMOS inverter based on gate-all-around silicon-nanowire MOSFETs fabricated using top-down approach
    Rustagi, S. C.
    Singh, N.
    Fang, W. W.
    Buddharaju, K. D.
    Ornampuliyur, S. R.
    Teo, S. H. G.
    Tung, C. H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (11) : 1021 - 1024
  • [50] VGF growth of high quality InAs single crystals with low dislocation density
    Yang, Jun
    Lu, Wei
    Duan, Manlong
    Xie, Hui
    Shen, Guiying
    Liu, Jingmin
    Dong, Zhiyuan
    Zhao, Youwen
    JOURNAL OF CRYSTAL GROWTH, 2020, 531 (531)