Thermal management of on-chip caches through power density minimization

被引:0
|
作者
Ku, JC [1 ]
Ozdemir, S [1 ]
Memik, G [1 ]
Ismail, Y [1 ]
机构
[1] Northwestern Univ, ECE Dept, Evanston, IL 60208 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Various architectural power reduction techniques have been proposed for on-chip caches in the last decade. However, these techniques mostly ignore the effects of temperature on the power consumption. In this paper, first we show that these power reduction techniques can be suboptimal when thermal effects are considered. Particularly, we propose a thermal-aware cache power-down technique that minimizes the power density of the active parts by turning off alternating rows of memory cells instead of entire banks. The decrease in the power density lowers the temperature, which in return, reduces the leakage of the active parts. Simulations based on SPEC2000 benchmarks in a 70nm technology show that the proposed thermal-aware architecture can reduce the total energy consumption by 53% compared to a conventional cache, and 14% compared to a cache architecture with thermal-unaware power reduction scheme. Second, we show a block permutation scheme that can be used during the design of caches to maximize the distance between blocks with consecutive addresses. By maximizing the distance between consecutively accessed blocks, we minimize the power density of the hot spots in the cache, and hence reduce the peak temperature. This, in return, results in an average leakage power reduction of 8.7% compared to a conventional cache without affecting the dynamic power and the latency. Overall, both of our architectures add no extra run-time penalty compared to the thermal-unaware power reduction schemes, yet they reduce the total energy consumption of a conventional cache by 53% and 5.6% on average, respectively.
引用
收藏
页码:283 / 293
页数:11
相关论文
共 50 条
  • [11] On-chip bus encoding for power minimization under delay constraint
    Lin, Tzu-Wei
    Tu, Shang-Wei
    Jou, Jing-Yang
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 57 - +
  • [12] Designing High Bandwidth On-Chip Caches Architecture
    Computer Architecture News, 25 (02):
  • [13] Design and analysis of on-chip CPU pipelined caches
    Ninos, C
    Vergos, HT
    Nikolos, D
    VLSI: SYSTEMS ON A CHIP, 2000, 34 : 161 - 172
  • [14] Microwatt power management: challenges of on-chip energy harvesting; [Microwatt Power Management: Herausforderungen bei On-Chip Energy Harvesting]
    Schmickl S.
    Faseth T.
    Pretl H.
    e & i Elektrotechnik und Informationstechnik, 2021, 138 (1) : 31 - 36
  • [15] Array of Thermoelectric Coolers for On-Chip Thermal Management
    Sullivan, Owen
    Gupta, Man Prakash
    Mukhopadhyay, Saibal
    Kumar, Satish
    JOURNAL OF ELECTRONIC PACKAGING, 2012, 134 (02)
  • [16] Numerical Analysis of Thermal Management of On-Chip Circuits
    Ramesh Bapu, B. R.
    Kayalvizhi, S.
    Murugavalli, S.
    WIRELESS PERSONAL COMMUNICATIONS, 2021, 121 (04) : 3029 - 3040
  • [17] Thermal modeling, characterization and management of on-chip networks
    Shang, L
    Peh, LS
    Kumar, A
    Jha, NK
    MICRO-37 2004: 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2004, : 67 - 78
  • [18] Numerical Analysis of Thermal Management of On-Chip Circuits
    B. R. Ramesh Bapu
    S. Kayalvizhi
    S. Murugavalli
    Wireless Personal Communications, 2021, 121 : 3029 - 3040
  • [19] Effectiveness Evaluation of Replacement Policies for On-Chip Caches in Multiprocessors
    Jose, Jobin
    Begum, Shameedha
    Ramasubrmanian, N.
    INTERNATIONAL JOURNAL OF EMBEDDED AND REAL-TIME COMMUNICATION SYSTEMS (IJERTCS), 2022, 13 (01):
  • [20] On-chip VDC circuit for SRAM power management
    Lee, C. F.
    Lin, Wesley
    Lai, F. S.
    Lin, S. C.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 264 - +