A polynomial division pipelined architecture for CRC error detecting codes.

被引:0
|
作者
Monteiro, F [1 ]
Dandache, A [1 ]
M'Sir, A [1 ]
Lepley, B [1 ]
机构
[1] Univ Metz, LICM, SUPELEC, F-57078 Metz, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Error detection in telecommunication applications is frequently ensured with CRC (Cyclic Redundacy Checking), However, the evolution towards increasing data rates increases the need for more and more sofisticated implementations. In this paper, we present an effective architecture for the CRC function based on a pipelined implementation of the polynomial division. It improves very effectively the speed performance, allowing data rates from 1 Gbits/s to 4 Gbits/s on FPGA implementions, according to the parallelisation level (8 to 32 bits).
引用
收藏
页码:133 / 136
页数:4
相关论文
共 50 条