Vertically self-aligned buried junction formation for ultrahigh-density DRAM applications
被引:1
|
作者:
Beintner, J
论文数: 0引用数: 0
h-index: 0
机构:
IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USAIBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Beintner, J
[1
]
Li, Y
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Li, Y
Knorr, A
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Knorr, A
Chidambarrao, D
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Chidambarrao, D
Voigt, P
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Voigt, P
Divakaruni, R
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Divakaruni, R
Pöchmüller, P
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Pöchmüller, P
Bronner, G
论文数: 0引用数: 0
h-index: 0
机构:IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
Bronner, G
机构:
[1] IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
[2] IBM Corp, SRDC, Microelect Div, Fishkill, NY 12533 USA
In this letter, we present a novel junction integration scheme that enables vertical transistors to have high performance, low leakage, and easy scalability. Controlled solid-phase diffusion is used to form the vertically self-aligned buried strap junction of the vertical transistor. The electric field at the capacitor node junction is carefully optimized by creating a graded junction profile, resulted from a combination of out-diffusion from Arsenic-doped poly-silicon and Phosphorus-doped oxide. The Phosphorus-doped oxide serves as the dopant source for the vertical lightly doped drain, as well as the spacer for the high dose junctions. Integration of the self-aligned junctions into a vertical transistor dynamic random access memory (DRAM) process flow is presented. Significant improvement in the retention characteristics of a 256-Mb DRAM product confirms the applicability of this newly developed junction integration scheme for future DRAM generations.