Vertically self-aligned buried junction formation for ultrahigh-density DRAM applications

被引:1
|
作者
Beintner, J [1 ]
Li, Y
Knorr, A
Chidambarrao, D
Voigt, P
Divakaruni, R
Pöchmüller, P
Bronner, G
机构
[1] IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
[2] IBM Corp, SRDC, Microelect Div, Fishkill, NY 12533 USA
[3] Int Sematech, Austin, TX 78741 USA
[4] Infineon Technol, Memory Prod Div, D-81541 Munich, Germany
关键词
dynamic random access memory (DRAM); floating-body effect; retention time; shallow junctions; solid-phase diffusion (SPD); vertical transistor;
D O I
10.1109/LED.2004.826512
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we present a novel junction integration scheme that enables vertical transistors to have high performance, low leakage, and easy scalability. Controlled solid-phase diffusion is used to form the vertically self-aligned buried strap junction of the vertical transistor. The electric field at the capacitor node junction is carefully optimized by creating a graded junction profile, resulted from a combination of out-diffusion from Arsenic-doped poly-silicon and Phosphorus-doped oxide. The Phosphorus-doped oxide serves as the dopant source for the vertical lightly doped drain, as well as the spacer for the high dose junctions. Integration of the self-aligned junctions into a vertical transistor dynamic random access memory (DRAM) process flow is presented. Significant improvement in the retention characteristics of a 256-Mb DRAM product confirms the applicability of this newly developed junction integration scheme for future DRAM generations.
引用
收藏
页码:259 / 261
页数:3
相关论文
empty
未找到相关数据