Design of dynamically reconfigurable fully optimized low power FFT architecture for MC-CDMA receiver

被引:0
|
作者
Sakthivel, R. [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, VLSI Div, Vellore 632014, Tamil Nadu, India
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 12期
关键词
dynamically reconfigurable; delay spread; clock gating and power dissipation;
D O I
10.1587/elex.10.20130252
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims for providing low power, high performance receiver architecture for MC-CDMA receiver. We provide a dynamically reconfigurable FFT architecture to switchover from 64 points to 16 points based on the channel parameters(i.e.) delay spread, which otherwise would have been designed for the worst case FFT length which are our potential source of power reduction. Clock gating with FFT point reconfigurability technique is used to switchover from low length to high length FFT or vice versa. This work explores different possible ways of power reduction in the major internal blocks of FFT based on the data dependency. The simulation results are compared in terms of power dissipation, area and performance with the existing system. Results show that we could achieve a overall power reduction of more than 50% and improvement in the performance to about 24% with slight increase in area of 4.13%. The proposed architecture is modeled using Verilog HDL, simulated using NCLaunch of Cadence and synthesized with TSMC 180 nm and also with 45 nm Technology.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] A delay spread based low power reconfigurable FFT processor architecture for wireless receivers
    Hasan, M
    Arslan, T
    Thompson, JS
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 135 - 138
  • [42] Design of MC-CDMA receiver using radial basis function network to mitigate multiple access interference and nonlinear distortion
    Kumar, Ravi C., V
    Bagadi, Kala Praveen
    NEURAL COMPUTING & APPLICATIONS, 2019, 31 (Suppl 2): : 1263 - 1273
  • [43] Robust transmit/receive beamformer design and power control with channel uncertainty in MIMO MC-CDMA system
    Zhao, S. H.
    Chan, S. C.
    2006 IEEE 12TH DIGITAL SIGNAL PROCESSING WORKSHOP & 4TH IEEE SIGNAL PROCESSING EDUCATION WORKSHOP, VOLS 1 AND 2, 2006, : 409 - 413
  • [44] Low power rake receiver and Viterbi decoder design for CDMA applications
    Tsui, CY
    Cheng, RSK
    Ling, C
    WIRELESS PERSONAL COMMUNICATIONS, 2000, 14 (01) : 49 - 64
  • [45] Low Power Rake Receiver and Viterbi Decoder Design for CDMA Applications
    Chi-ying Tsui
    Roger S-K. Cheng
    Curtis Ling
    Wireless Personal Communications, 2000, 14 : 49 - 64
  • [46] FDR 2.0: A Low-Power Dynamically Reconfigurable Architecture and Its FinFET Implementation
    Lin, Ting-Jung
    Zhang, Wei
    Jha, Niraj K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 1987 - 2000
  • [47] Dynamically Compressible Context Architecture for Low Power Coarse-Grained Reconfigurable Array
    Kim, Yoonjin
    Mahapatra, Rabi N.
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 395 - 400
  • [48] Design of a Low Power 64 Point FFT Architecture for WLAN Applications
    Kala, S.
    Nalesh, S.
    Nandy, S. K.
    Narayan, Ranjani
    2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [49] A Low Complexity Receiver Phase Rotated Conjugate Cancellation for ICI Reduction using Iterative ML Algorithm in MC-CDMA system
    Chitra, S.
    Kumaratharan, N.
    PROCEEDINGS OF THE 2013 8TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION (ICCSE 2013), 2013, : 864 - 869
  • [50] Fractional-Delay-Resilient Receiver Design for Interference-Free MC-CDMA Communications Based on Complete Complementary Codes
    Liu, Zilong
    Guan, Yong Liang
    Chen, Hsiao-Hwa
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2015, 14 (03) : 1226 - 1236