Design of dynamically reconfigurable fully optimized low power FFT architecture for MC-CDMA receiver

被引:0
|
作者
Sakthivel, R. [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, VLSI Div, Vellore 632014, Tamil Nadu, India
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 12期
关键词
dynamically reconfigurable; delay spread; clock gating and power dissipation;
D O I
10.1587/elex.10.20130252
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims for providing low power, high performance receiver architecture for MC-CDMA receiver. We provide a dynamically reconfigurable FFT architecture to switchover from 64 points to 16 points based on the channel parameters(i.e.) delay spread, which otherwise would have been designed for the worst case FFT length which are our potential source of power reduction. Clock gating with FFT point reconfigurability technique is used to switchover from low length to high length FFT or vice versa. This work explores different possible ways of power reduction in the major internal blocks of FFT based on the data dependency. The simulation results are compared in terms of power dissipation, area and performance with the existing system. Results show that we could achieve a overall power reduction of more than 50% and improvement in the performance to about 24% with slight increase in area of 4.13%. The proposed architecture is modeled using Verilog HDL, simulated using NCLaunch of Cadence and synthesized with TSMC 180 nm and also with 45 nm Technology.
引用
收藏
页数:8
相关论文
共 50 条
  • [11] Time-Deskew buffer design for MC-CDMA rake receiver
    Lee, S
    Kim, J
    Eo, I
    Kim, K
    ELECTRONICS LETTERS, 2001, 37 (14) : 920 - 922
  • [12] Receiver Design for Downlink MIMO MC-CDMA in Cognitive Radio Systems
    Rajabzadeh, M.
    Khoshbin, H.
    2010 IEEE 21ST INTERNATIONAL SYMPOSIUM ON PERSONAL INDOOR AND MOBILE RADIO COMMUNICATIONS (PIMRC), 2010, : 786 - 790
  • [13] Optimized power control and resource allocation in grouped MC-CDMA systems
    Wang, Yachen
    Shen, Junyang
    Zhang, Peng
    Liu, Siyang
    Liu, Yuan'an
    2008 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, PROCEEDINGS, VOLS 1-13, 2008, : 4785 - 4789
  • [14] Joint Power and Rate Allocation Algorithm with MMSE Receiver for MC-CDMA Systems
    Liu Jiabin
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 165 - 168
  • [15] Layered space-frequency coding and receiver design for MIMO MC-CDMA
    Vehkaperä, N
    Tujkovic, D
    Li, ZX
    Juntti, M
    2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 3005 - 3009
  • [16] Multiuser Receiver Design for MC-CDMA Systems with Quasi-Orthogonal STBCs
    Yu, Jung-Lang
    Wu, Chun-Hsien
    Lee, Ming-Feng
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1732 - +
  • [17] Receiver Design for Quasi-Asynchronous MC-CDMA by using QCSS Code
    Samad, Abdus
    Adhikary, Avik R.
    Majhi, Sudhan
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1159 - 1163
  • [18] Low complexity iterative receiver for downlink MC-CDMA system in Doppler channels
    Thiagarajan, L. B.
    Liang, Y. -C.
    Attallah, S.
    2008 IEEE 67TH VEHICULAR TECHNOLOGY CONFERENCE-SPRING, VOLS 1-7, 2008, : 724 - +
  • [19] A Low Complexity transmitter design for Uplink MC-CDMA System
    Dan, Lilin
    Cheng, Peng
    Xiao, Yue
    Li, Shaoqian
    2008 14TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, (APCC), VOLS 1 AND 2, 2008, : 933 - 936
  • [20] A Restricted Dynamically Reconfigurable Architecture for Low Power Processors
    Hirao, Takeshi
    Kim, Dahoo
    Hida, Itaru
    Asai, Tetsuya
    Motomura, Masato
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,