Performance Tuning and Reliability Analysis of the Electrostatically Configured Nanotube Tunnel FET with Impact of Interface Trap Charges

被引:2
|
作者
Gupta, Ashok Kumar [1 ]
Raman, Ashish [1 ]
Kumar, Naveen [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol, Dept Elect & Commun, VLSI Design Lab, Jalandhar 144011, Punjab, India
关键词
Charge plasma technique (CP); Electrostatic doped technique (ED); Nano-tube TFET (NT-TFET); Linearity parameter; Tunnel field-effect transistors (TFETs); Interface trapped charges (ITCs); RANDOM DOPANT FLUCTUATION; DESIGN; SILICON; TFET; GATE;
D O I
10.1007/s12633-020-00777-8
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper examines, an electrostatically configured Nano-Tube Tunnel Field-Effect Transistor (ED-NTTFET). During the fabrication process, different charges such as fixed charge, oxide trapped charge, and interface trapped charge have been produced at the gate oxide interface. So the effect of positive and negative interface trapped charge (+ITC & -ITC) has been proposed for the first time for electrostatic doped-based Nano-Tube TFET (ED-NTTFET). There are two types of techniques, charge plasma (EP) based technique and electrostatic doped (ED) technique is used to produce the induced charge in the intrinsic channel region. In the charged plasma (CP) technique, the metal work-function is used to produce the induced charge while in the electrostatic doped (ED) technique electrostatic voltage is applied across the source and drain side to produce the induced charge in the intrinsic channel region. Analysis of the various device parameters such as hole/electron concentration, energy diagram, electric field, tunneling rate, driving current, OFF current, ON current, I-ON/I-OFF, threshold voltage, and average sub-threshold slope in the presence of interface trapped charge (ITC). Due to positive interface trapped charge electric field and band to band tunneling rates are improved. So the drain current of the device also improved from the 2.94*10(-5) A/um(2) to 5.35*10(-5)A/um(2). Linearity parameters such as second & third order trans-conductance (g(m2) & g(m3)), second & third order voltage intercept point (VIP2 & VIP3), second & third order harmonics distortions (HD2 & HD3) and intermodulation distortions (IMD) have been discussed. The negative interface trapped charge (-ITC) degrades the linearity parameter of the device and the positive interface trapped charge (+ITC) improves the linearity parameter of the device. The proposed electrostatic doped nano-tube TFET (ED-NTTFET) produced higher cut-off frequency at lowers operating gate voltage.
引用
收藏
页码:4553 / 4564
页数:12
相关论文
共 50 条
  • [1] Performance Tuning and Reliability Analysis of the Electrostatically Configured Nanotube Tunnel FET with Impact of Interface Trap Charges
    Ashok Kumar Gupta
    Ashish Raman
    Naveen Kumar
    Silicon, 2021, 13 : 4553 - 4564
  • [2] An analysis of interface trap charges to improve the reliability of a charge-plasma-based nanotube tunnel FET
    Gedam, Anju
    Acharya, Bibhudendra
    Mishra, Guru Prasad
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (03) : 1157 - 1168
  • [3] An analysis of interface trap charges to improve the reliability of a charge-plasma-based nanotube tunnel FET
    Anju Gedam
    Bibhudendra Acharya
    Guru Prasad Mishra
    Journal of Computational Electronics, 2021, 20 : 1157 - 1168
  • [4] Analysis of the Impact of Interface Trap Charges on the Analog/RF Performance of a Graphene Nanoribbon Vertical Tunnel FET
    Liana, Zohming
    Choudhuri, Bijit
    Bhowmick, Brinda
    JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (10) : 6825 - 6839
  • [5] Analysis of the Impact of Interface Trap Charges on the Analog/RF Performance of a Graphene Nanoribbon Vertical Tunnel FET
    Zohming Liana
    Bijit Choudhuri
    Brinda Bhowmick
    Journal of Electronic Materials, 2023, 52 : 6825 - 6839
  • [6] Impact of Interface Trap Charges on Performance of Electrically Doped Tunnel FET With Heterogeneous Gate Dielectric
    Venkatesh, Pulimamidi
    Nigam, Kaushal
    Pandey, Sunil
    Sharma, Dheeraj
    Kondekar, Pravin N.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (01) : 245 - 252
  • [7] Impact of interface trap charges on dopingless tunnel FET for enhancement of linearity characteristics
    Bandi Venkata Chandan
    Kaushal Nigam
    Dheeraj Sharma
    Sunil Pandey
    Applied Physics A, 2018, 124
  • [8] Impact of interface trap charges on dopingless tunnel FET for enhancement of linearity characteristics
    Chandan, Bandi Venkata
    Nigam, Kaushal
    Sharma, Dheeraj
    Pandey, Sunil
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (07):
  • [9] Impact of Interface Charges on the Performance of Dual Material Double Gate Tunnel FET
    Noor, Samantha Lubaba
    Safa, Samia
    Khan, Md. Ziaur Rahman
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 170 - 173
  • [10] Source engineered tunnel FET for enhanced device electrostatics with trap charges reliability
    Raad, Bhagwan Ram
    Sharma, Dheeraj
    Tirkey, Sukeshni
    MICROELECTRONIC ENGINEERING, 2018, 194 : 79 - 84