共 50 条
- [33] A Low-Power Dynamic Comparator with Time-Domain Bulk-Driven Offset Cancellation 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2493 - 2496
- [34] A novel online offset-cancellation mechanism in a low-power 6-bit 2GS/s flash-ADC Analog Integrated Circuits and Signal Processing, 2019, 99 : 219 - 229
- [36] An efficient power reduction technique for flash ADC 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 43 - +
- [37] A novel low offset low power CMOS dynamic comparator Analog Integrated Circuits and Signal Processing, 2018, 96 : 147 - 158
- [39] Design of Low Power, High Speed, Low Offset and Area Efficient Dynamic-Latch Comparator for SAR-ADC PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 299 - 302
- [40] 10-bit High-Speed CMOS Comparator with Offset Cancellation Technique 2017 5TH IEEE WORKSHOP ON ADVANCES IN INFORMATION, ELECTRONIC AND ELECTRICAL ENGINEERING (AIEEE'2017), 2017,