Low Power Comparator with Offset Cancellation Technique for Flash ADC

被引:0
|
作者
Nasrollahpour, M. [1 ]
Sreekumar, R. [1 ]
Hamedi-Hagh, S. [1 ]
机构
[1] San Jose State Univ, RFIC Lab, San Jose, CA 95192 USA
关键词
flash ADC; comparator; low offset; Low Power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and analysis of a low power comparator that features an offset cancellation technique has been carried out in this paper. The proposed low power circuit works on a 1 GHz sampling frequency and is developed in 65nm CMOS technology. An offset cancellation technique and a switch are added to the comparator to reduce the offset and kickback noise. The comparator is implemented in a 5-bit Flash Analog to Digital converter (ADC) and the overall measured power consumption from 1 V power supply is 568 mu W. The proposed ADC can convert the analog input to digital output with 4.62 bits ENOB in Nyquist input frequency whilst the SNDR and SFDR are 29.6 dB and 42.4 dB, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Order Statistics Based Low-Power Flash ADC with On-Chip Comparator Selection
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105A (11) : 1450 - 1457
  • [32] Low-Offset, Low-Power Latched Comparator Using Capacitive Averaging Technique
    Ohhata, Kenichi
    Date, Hiroki
    Arita, Mai
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (12) : 1889 - 1895
  • [33] A Low-Power Dynamic Comparator with Time-Domain Bulk-Driven Offset Cancellation
    Lu, Junjie
    Holleman, Jeremy
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2493 - 2496
  • [34] A novel online offset-cancellation mechanism in a low-power 6-bit 2GS/s flash-ADC
    Abdollah Amini
    Ali Baradaranrezaeii
    Mina Hassanzadazar
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 219 - 229
  • [35] A novel online offset-cancellation mechanism in a low-power 6-bit 2GS/s flash-ADC
    Amini, Abdollah
    Baradaranrezaeii, Ali
    Hassanzadazar, Mina
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (02) : 219 - 229
  • [36] An efficient power reduction technique for flash ADC
    Hwang, Yuh-Shyan
    Lin, Jeen-Fong
    Huang, Cheng-Chung
    Chen, Jiann-Jong
    Lee, Wen-Ta
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 43 - +
  • [37] A novel low offset low power CMOS dynamic comparator
    Priyesh P. Gandhi
    N. M. Devashrayee
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 147 - 158
  • [38] A novel low offset low power CMOS dynamic comparator
    Gandhi, Priyesh P.
    Devashrayee, N. M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 147 - 158
  • [39] Design of Low Power, High Speed, Low Offset and Area Efficient Dynamic-Latch Comparator for SAR-ADC
    Bandla, Kasi
    Harikrishnan, A.
    Pal, Dipankar
    PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 299 - 302
  • [40] 10-bit High-Speed CMOS Comparator with Offset Cancellation Technique
    Kouhalvandi, Lida
    Aygun, Sercan
    Ozdemir, Gokhan Gunes
    Gunes, Ece Olcay
    2017 5TH IEEE WORKSHOP ON ADVANCES IN INFORMATION, ELECTRONIC AND ELECTRICAL ENGINEERING (AIEEE'2017), 2017,