Low Power Comparator with Offset Cancellation Technique for Flash ADC

被引:0
|
作者
Nasrollahpour, M. [1 ]
Sreekumar, R. [1 ]
Hamedi-Hagh, S. [1 ]
机构
[1] San Jose State Univ, RFIC Lab, San Jose, CA 95192 USA
关键词
flash ADC; comparator; low offset; Low Power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and analysis of a low power comparator that features an offset cancellation technique has been carried out in this paper. The proposed low power circuit works on a 1 GHz sampling frequency and is developed in 65nm CMOS technology. An offset cancellation technique and a switch are added to the comparator to reduce the offset and kickback noise. The comparator is implemented in a 5-bit Flash Analog to Digital converter (ADC) and the overall measured power consumption from 1 V power supply is 568 mu W. The proposed ADC can convert the analog input to digital output with 4.62 bits ENOB in Nyquist input frequency whilst the SNDR and SFDR are 29.6 dB and 42.4 dB, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] An offset cancellation technique in a switched-capacitor comparator for SAR ADCs
    佟星元
    朱樟明
    杨银堂
    半导体学报, 2012, 33 (01) : 144 - 148
  • [22] An offset cancellation technique in a switched-capacitor comparator for SAR ADCs
    Tong Xingyuan
    Zhu Zhangming
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (01)
  • [23] An RC Oscillator With Comparator Offset Cancellation
    Paidimarri, Arun
    Griffith, Danielle
    Wang, Alice
    Burra, Gangadhar
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) : 1866 - 1877
  • [24] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    刘术彬
    朱樟明
    杨银堂
    刘帘曦
    Journal of Semiconductors, 2014, (05) : 114 - 121
  • [25] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    刘术彬
    朱樟明
    杨银堂
    刘帘曦
    Journal of Semiconductors, 2014, 35 (05) : 114 - 121
  • [26] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    Liu Shubin
    Zhu Zhangming
    Yang Yintang
    Liu Lianxi
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (05)
  • [27] A 700mV Low Power Pipeline ADC Using a Novel Common Mode Feedback Circuit and Offset Cancellation Technique
    An, Guanglei
    Hutchens, Chriswell
    Rennaker, Robert L., II
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 210 - 213
  • [28] Order Statistics Based Low-power Flash ADC with On-chip Comparator Selection
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105 (08)
  • [29] Switched Inverter Comparator based 0.5 V Low Power 6 bit Flash ADC
    Komar, Rajeev
    Bhat, M. S.
    Laxminidhi, T.
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 613 - 617
  • [30] Flash ADC Utilizing Offset Voltage Variation With Order Statistics Based Comparator Selection
    Kitamura, Takehiro
    Islam, Mahfuzul
    Hisakado, Takashi
    Wada, Osami
    PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021), 2021, : 103 - 108