Comparative Study of Evolutionary Model and Clustering Methods in Circuit Partitioning Pertaining to VLSI Design

被引:0
|
作者
Devi, K. A. Sumitra [1 ]
Banashree, N. P. [1 ]
Abraham, Annamma [1 ]
机构
[1] Visvesvaraya Technol Univ, RVCE, Bangalore, Karnataka, India
来源
PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 20 | 2007年 / 20卷
关键词
VLSI; circuit partitioning; memetic algorithm; genetic algorithm;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Partitioning is a critical area of VLSI CAD. In order to build complex digital logic circuits its often essential to sub-divide multi-million transistor design into manageable Pieces. This paper looks at the various partitioning techniques aspects of VLSI CAD, targeted at various applications. We proposed an evolutionary time-series model and a statistical glitch prediction system using a neural network with selection of global feature by making use of clustering method model, for partitioning a circuit. For evolutionary time-series model, we made use of genetic, memetic & neuro-memetic techniques. Our work focused in use of clustering methods - K-means & EM methodology. A comparative study is provided for all techniques to solve the problem of circuit partitioning pertaining to VLSI design. The performance of all approaches is compared using benchmark data provided by MCNC standard cell placement benchmark net lists. Analysis of the investigational results proved that the Neuro-memetic model achieves greater performance then other model in recognizing sub-circuits with minimum amount of interconnections between them.
引用
收藏
页码:42 / 45
页数:4
相关论文
共 50 条
  • [1] ACCOMPLISHMENT OF CIRCUIT PARTITIONING USING VHDL AND CLUSTERING PERTAINING TO VLSI DESIGN
    Devi, K. A. Sumitra
    Vijayalakshmi, M. N.
    Vasantha, R.
    Abraham, Annamma
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (08):
  • [2] An evolutionary time-series model for partitioning a circuit pertaining to VLSI design using Neuro-Memetic algorithm
    Devi, K. A. Sumitra
    Banashree, N. P.
    Abraham, Annamma
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 325 - 329
  • [3] Recursive and flat partitioning for VLSI circuit design
    Areibi, S
    ICM 2001: 13TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2001, : 237 - 240
  • [4] A connectivity based clustering algorithm with application to VLSI circuit partitioning
    Li, Jianhua
    Behjat, Laleh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (05) : 384 - 388
  • [5] An Efficient Approch to VLSI Circuit Partitioning using Evolutionary Algorithms
    Sangwan, Dhiraj
    Verma, Seema
    Kumar, Rajesh
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 925 - 929
  • [6] A Design of Experiments Comparative Study on Clustering Methods
    Puggina Bianchesi, Natalia Maria
    Romao, Estevao Luiz
    Lopes, Marina Fernandes B. P.
    Balestrassi, Pedro Paulo
    De Paiva, Anderson Paulo
    IEEE ACCESS, 2019, 7 : 167726 - 167738
  • [7] A hardware/software co-design approach for VLSI circuit partitioning
    Areibi, Shawki
    Li, Fujian
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 81 - +
  • [8] Comparative study of clustering methods
    Oracle Corp, Redwood Shores, United States
    Future Gener Comput Syst, 2-3 (149-159):
  • [9] A comparative study of clustering methods
    Zait, M
    Messatfa, H
    FUTURE GENERATION COMPUTER SYSTEMS, 1997, 13 (2-3) : 149 - 159
  • [10] THE DESIGN OF THE VLSI CIRCUIT LAYOUT PART 3. ANALYTICAL METHODS
    Nagorny, Zbigniew
    Kos, Andrzej
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2006, 52 (04) : 669 - 695