Techniques to Extend Canary-Based Standby VDD Scaling for SRAMs to 45 nm and Beyond

被引:26
作者
Wang, Jiajing [1 ]
Calhoun, Benton Highsmith [1 ]
机构
[1] Univ Virginia, Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
关键词
Closed loop; DRV; low-power memory; reliability; SRAM; standby V-DD scaling; variation;
D O I
10.1109/JSSC.2008.2005814
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
V-DD scaling is an efficient technique to reduce SRAM leakage power during standby mode. The data retention voltage (DRV) defines the minimum VDD that can be applied to an SRAM cell without losing data. The conventional worst-case guard-banding approach selects a fixed standby supply voltage at design time to accommodate the variability of DRV, which sacrifices potential power savings for non-worst-case scenarios. We have proposed a canary-based feedback to achieve aggressive power savings by tracking PVT variations through canary cell failures. In this paper, we show new measured silicon results that confirm the ability of the canary scheme to track PVT changes. We thoroughly analyze the adaptiveness of the canary cells for tracking changes in the SRAM array, including the ability to track PVT fluctuations. We present circuits for robustly building the control logic that implements the feedback mechanism at subthreshold supply voltages, and we derive a new analytical model to help tune the canary cells in the presence of variations. To realistically quantify the potential savings achievable by the canary scheme, we assess the impact of various sources of overhead. Finally, we investigate the performance of the canary based scheme in nanometer technologies, and we show that it promises to provide substantial standby power savings down to the 22 nm node.
引用
收藏
页码:2514 / 2523
页数:10
相关论文
共 11 条
[1]   New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation [J].
Cao, Y ;
Sato, T ;
Orshansky, M ;
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :201-204
[2]   Reverse-body bias and supply collapse for low effective standby power [J].
Clark, LT ;
Morrow, M ;
Brown, W .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) :947-956
[3]  
Keshavarzi A., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P252, DOI 10.1109/LPE.1999.799449
[4]   Single-VDD and single-VT super-drowsy techniques for low-leakage high-performance instruction caches [J].
Kim, NS ;
Flautner, K ;
Blaauw, D ;
Mudge, T .
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, :54-57
[5]  
KRISHNAMURTHY R, 2002, P ESSCIRC, P315
[6]  
Qin HF, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P55
[7]  
Rarnadass YK, 2007, IEEE POWER ELECTRON, P2353
[8]  
Singhee A, 2007, DES AUT TEST EUROPE, P1379
[9]  
Wang JJ, 2007, IEEE CUST INTEGR CIR, P29
[10]   Statistical modeling for the minimum standby supply voltage of a full SRAM array [J].
Wang, Jiajing ;
Singhee, Amith ;
Rutenbar, Rob A. ;
Calhoun, Benton H. .
ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, :400-+