Stress-Induced Hump Effects of p-Channel Polycrystalline Silicon Thin-Film Transistors

被引:59
作者
Huang, Ching-Fang [1 ]
Peng, Cheng-Yi
Yang, Ying-Jhe
Sun, Hung-Chang
Chang, Hung-Chih
Kuo, Ping-Sheng
Chang, Huan-Lin
Liu, Chee-Zxaing
Liu, Chee Wee
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
Hump; poly-Si; positive bias temperature instability (PBTI); thin-film transistor (TFT);
D O I
10.1109/LED.2008.2007306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Positive bias temperature instability in p-channel polycrystalline silicon thin-film transistors is investigated. The stress-induced hump in the subthreshold region is observed and is attributed to the edge transistor along the channel width direction. The electric field at the corner is higher than that at the channel due to thinner gate insulator and larger electric flux density at the corner. The current of edge transistor is independent of the channel width. The electron trapping in the gate insulator via the Fowler-Nordheim tunneling yields the positive voltage shift. As compared to the channel transistor, more trapped electrons at the edge lead to more positive voltage shift and create the hump. The hump is less significant at high temperature due to the thermal excitation of trapped elections via the Frenkel-Poole emission.
引用
收藏
页码:1332 / 1335
页数:4
相关论文
共 17 条
  • [1] Analysis of drain field and hot carrier stability of poly-Si thin film transistors
    Ayres, JR
    Brotherton, SD
    McCulloch, DJ
    Trainor, MJ
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (4A): : 1801 - 1808
  • [2] A shallow trench isolation using LOCOS edge for preventing corner effects for 0.25/0.18 mu m CMOS technologies and beyond
    Chatterjee, A
    Rogers, D
    McKee, J
    Ali, I
    Nag, S
    Chen, IC
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 829 - 832
  • [3] Negative bias temperature instability in low-temperature polycrystalline silicon thin-film transistors
    Chen, Chih-Yang
    Lee, Jain-Wem
    Wang, Shen-De
    Shieh, Ming-Shan
    Lee, Po-Hao
    Chen, Wei-g Chen
    Lin, Hsiao-Yi
    Yeh, Kuan-Lin
    Lei, Tan-Fu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (12) : 2993 - 3000
  • [4] CHEN JM, 2003, P INT DISP MAN C, P549
  • [5] Observation of Poole-Frenkel effect saturation in SiO2 and other insulating films
    Harrell, WR
    Frey, J
    [J]. THIN SOLID FILMS, 1999, 352 (1-2) : 195 - 204
  • [6] HUANG CF, 2006, APPL PHYS LETT, V89
  • [7] A new low-power pMOS poly-Si inverter for AMDs
    Jung, SH
    Nam, WJ
    Lee, JH
    Jeon, JH
    Han, MK
    [J]. IEEE ELECTRON DEVICE LETTERS, 2005, 26 (01) : 23 - 25
  • [8] KIM S, 2006, ECS T, V3, P63
  • [9] Current density enhancement at active layer edges in polycrystalline silicon thin-film transistors
    Kimura, M
    Nozawa, R
    Inoue, S
    Shimoda, T
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2001, 40 (1AB): : L26 - L28
  • [10] KUO Y, 2004, THIN FILM TRANSISTOR, V2, P55