Electrothermal Simulation of Self-Heating in DMOS Transistors up to Thermal Runaway

被引:70
作者
Pfost, Martin [1 ]
Boianceanu, Cristian [2 ]
Lohmeyer, Henning [3 ]
Stecher, Matthias [1 ]
机构
[1] Infineon Technol AG, D-85579 Neubiberg, Germany
[2] Infineon Technol Romania, Bucharest 020335, Romania
[3] Robert Bosch GmbH, D-72762 Reutlingen, Germany
关键词
BCD technologies; device temperature; DMOS transistors; electrothermal simulation; power MOSFETs; self-heating; thermal runaway; LOW-VOLTAGE; POWER;
D O I
10.1109/TED.2012.2227484
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power double-diffusion metal-oxide-semiconductor (DMOS) transistors are often subject to significant self-heating and, thus, high device temperatures. This limits their safe operating area and reliability. Hence, a certain minimum device area is usually required for sufficient heat dissipation. However, this area often exceeds the ON-state resistance requirements for advanced technologies. Thus, accurate modeling of DMOS device temperatures is crucial to avoid oversizing and to fully exploit the potential of modern technologies. In this paper, we present a modeling and simulation approach that can be used to predict the device temperature up to thermal runaway. For this, we introduce a 3-D numerical simulator which accounts for the coupled electrothermal behavior in a computationally efficient way, allowing the simulation of typical power transistors in only a few minutes. Furthermore, we will discuss how the temperature-dependent DMOS transistor behavior can be modeled for our simulations up to extremely high temperatures by extrapolation from characterization data limited to 300 degrees C. Our approach has been successfully verified experimentally for device temperatures exceeding 500 degrees C up to the onset of thermal runaway. Measurement and simulation results will be presented for both vertical and lateral DMOS transistors fabricated in two automotive BCD technologies.
引用
收藏
页码:699 / 707
页数:9
相关论文
共 25 条
[1]   Testing semiconductor devices at extremely high operating temperatures [J].
Borthen, Peter ;
Wachutka, Gerhard .
MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) :1440-1443
[2]   Non linear 3D electrothermal investigation on power MOS chips [J].
Chauffleur, X ;
Tounsi, P ;
Dorkel, JM ;
Dupuy, P ;
Fradin, JP .
PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, :156-159
[3]   Junction temperature induced thermal snapback breakdown of MOSFET device [J].
Chung, YS .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (10) :615-617
[4]   Thermal instability of low voltage power-MOSFET's [J].
Consoli, A ;
Gennaro, F ;
Testa, A ;
Consentino, G ;
Frisina, F ;
Letor, R ;
Magrì, A .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2000, 15 (03) :575-581
[5]  
Deckelmann A. I., 2002, ESSDERC 2002. Proceedings of the 32nd European Solid-State Device Research Conference, P459
[6]  
Denison M, 2005, INT SYM POW SEMICOND, P331
[7]  
Denison M, 2004, ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P409
[8]   On the Origin of Thermal Runaway in a Trench Power MOSFET [J].
Dibra, Donald ;
Stecher, Matthias ;
Decker, Stefan ;
Lindemann, Andreas ;
Lutz, Josef ;
Kadow, Christoph .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) :3477-3484
[9]   Fully coupled dynamic electro-thermal simulation [J].
Digele, G ;
Lindenkreuz, S ;
Kasper, E .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (03) :250-257
[10]   AN ANALYTICAL MOS-TRANSISTOR MODEL VALID IN ALL REGIONS OF OPERATION AND DEDICATED TO LOW-VOLTAGE AND LOW-CURRENT APPLICATIONS [J].
ENZ, CC ;
KRUMMENACHER, F ;
VITTOZ, EA .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (01) :83-114