TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC

被引:55
|
作者
Jung, Moongon [1 ]
Mitra, Joydeep [2 ]
Pan, David Z. [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
[2] Univ Texas Austin, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
Linear superposition principles - Manufacturing technologies - Mechanical reliability - Mechanical reliability analysis - Thermo-mechanical stress - Three dimensional integrated circuits (3-D IC) - Through-Silicon-Via (TSV) - Von Mises yield criterion;
D O I
10.1145/2494536
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuit (3D IC) with through-silicon- via (TSV) is believed to offer new levels of efficiency, power, performance, and form-factor advantages over the conventional 2D IC. However, 3D IC involves disruptive manufacturing technologies compared to conventional 2D IC. TSVs cause significant thermomechanical stress that may seriously affect performance, leakage, and reliability of circuits. In this paper, we discuss an efficient and accurate full-chip thermomechanical stress and reliability analysis tool as well as a design optimization methodology to alleviate mechanical reliability issues in 3D ICs. First, we analyze detailed thermomechanical stress induced by TSVs in conjunction with various associated structures such as landing pad and dielectric liner. Then, we explore and validate the linear superposition principle of stress tensors and demonstrate the accuracy of this method against detailed finite element analysis (FEA) simulations. Next, we apply this linear superposition method to full-chip stress simulation and a reliability metric named the von Mises yield criterion. Finally, we propose a design optimization methodology to mitigate the mechanical reliability problems in 3D ICs.
引用
收藏
页码:107 / 115
页数:9
相关论文
共 50 条
  • [41] Reliability-aware platform optimization for 3D chip multi-processors
    Wael Kdouh
    Hesham El-Rewini
    The Journal of Supercomputing, 2012, 60 : 248 - 267
  • [42] Reliability-aware platform optimization for 3D chip multi-processors
    Kdouh, Wael
    El-Rewini, Hesham
    JOURNAL OF SUPERCOMPUTING, 2012, 60 (02): : 248 - 267
  • [43] Evaluation and Optimization of Thermo-Mechanical Reliability of a TSV-based 3D MEMS
    Zeng, Qinghua
    Guan, Yong
    Chen, Jing
    Meng, Wei
    Jin, Yufeng
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1797 - 1802
  • [44] Finite-difference methodology for full-chip electromigration analysis applied to 3D IC test structure: simulation vs. experiment
    Choy, Jun-Ho
    Sukharev, Valeriy
    Chatterjee, Sandeep
    Najm, Farid N.
    Kteyan, Armen
    Moreau, Stephane
    2017 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2017), 2017, : 41 - 44
  • [45] Fast and accurate 3D mask model for full-chip OPC and verification
    Liu, Peng
    Cao, Yu
    Chen, Luoqi
    Chen, Guangqing
    Feng, Mu
    Jiang, Jiong
    Liu, Hua-Yu
    Suh, Sungsoo
    Lee, Sung-Woo
    Lee, Sukjoo
    OPTICAL MICROLITHOGRAPHY XX, PTS 1-3, 2007, 6520
  • [46] Full-chip layout optimization for photo process window improvement of 3D NAND metal routing level
    Digaum, Jennefir L.
    Kim, Hung-Eil
    Christensen, Eric
    Sanchez, Hamilton
    Islam, Moydul
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIII, 2019, 10962
  • [47] Delay and Power Optimization with TSV-aware 3D Floorplanning
    Ahmed, Mohammad A.
    Chrzanowska-Jeske, Malgorzata
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 189 - 196
  • [48] TSV-Aware 3D Test Wrapper Chain Optimization
    Wu, Yu-Yi
    Huang, Shih-Hsu
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [49] 3D GIPER: Global interconnect parameter extractor for full-chip global critical path analysis
    Oh, SY
    Okasaki, K
    Moll, J
    Nakagawa, OS
    Rahmat, K
    Chang, N
    Hu, D
    Chow, J
    Young, T
    Ho, W
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 615 - 618
  • [50] Chip Package Interaction: A stress analysis on 3D IC's packages
    Lofrano, Melina
    Gonzalez, Mario
    Guo, Wei
    Van der Plas, Geert
    2015 16TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2015,