A Low-Voltage Radiation-Hardened 13T SRAM Bitcell for Ultralow Power Space Applications

被引:32
作者
Atias, Lior [1 ]
Teman, Adam [1 ,2 ]
Giterman, Robert [1 ]
Meinerzhagen, Pascal [1 ]
Fish, Alexander [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, Emerging Nanoscaled Integrated Circuits & Syst La, IL-5290002 Ramat Gan, Israel
[2] Swiss Fed Inst Technol Lausanne, Inst Elect Engn, Telecommun Circuits Lab, CH-1015 Lausanne, Switzerland
关键词
Critical charge; low voltage; radiation effects; radiation hardening; single-event upset (SEU); soft errors; space applications; static random access memory (SRAM); subthreshold; ultralow power (ULP); CRITICAL CHARGE; SOFT ERRORS; DESIGN; UPSET;
D O I
10.1109/TVLSI.2016.2518220
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Continuous transistor scaling, coupled with the growing demand for low-voltage, low-power applications, increases the susceptibility of VLSI circuits to soft-errors, especially when exposed to extreme environmental conditions, such as those encountered by space applications. The most vulnerable of these circuits are memory arrays that cover large areas of the silicon die and often store critical data. Radiation hardening of embedded memory blocks is commonly achieved by implementing extremely large bitcells or redundant arrays and maintaining a relatively high operating voltage; however, in addition to the resulting area overhead, this often limits the minimum operating voltage of the entire system leading to significant power consumption. In this paper, we propose the first radiation-hardened static random access memory (SRAM) bitcell targeted at low-voltage functionality, while maintaining high soft-error robustness. The proposed 13T employs a novel dual-driven separated-feedback mechanism to tolerate upsets with charge deposits as high as 500 fC at a scaled 500-mV supply voltage. A 32x32 bit memory macro was designed and fabricated in a standard 0.18-mu m CMOS process, showing full read and write functionality down to the subthreshold voltage of 300 mV. This is achieved with a cell layout that is only 2x larger than a reference 6T SRAM cell drawn with standard design rules.
引用
收藏
页码:2622 / 2633
页数:12
相关论文
共 27 条
[1]  
[Anonymous], 2013, INT TECHNOLOGY ROADM
[2]   A New Low-Power Soft-Error Tolerant SRAM Cell [J].
Axelos, Nicholas ;
Pekmestzi, Kiamal ;
Moschopoulos, Nikolaos .
IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, :399-404
[3]   Models and algorithmic limits for an ECC-Based approach to hardening sub-100-nm SRAMs [J].
Bajura, Michael A. ;
Boulghassoul, Younes ;
Naseer, Riaz ;
DasGupta, Sandeepan ;
Witulski, Arthur F. ;
Sondeen, Jeff ;
Stansberry, Scott D. ;
Draper, Jeffrey ;
Massengill, Lloyd W. ;
Damoulakis, John N. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (04) :935-945
[4]   Space, atmospheric, and terrestrial radiation environments [J].
Barth, JL ;
Dyer, CS ;
Stassinopoulos, EG .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (03) :466-482
[5]   Radiation-induced soft errors in advanced semiconductor technologies [J].
Baumann, RC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) :305-316
[6]   A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation [J].
Calhoun, Benton Highsmith ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) :680-688
[7]   Modeling and sizing for minimum energy operation in subthreshold circuits [J].
Calhoun, BH ;
Wang, A ;
Chandrakasan, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1778-1786
[8]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[9]   SRAM SER in 90,130 and 180 nm bulk and SOI technologies [J].
Cannon, EH ;
Reinhardt, DD ;
Gordon, MS ;
Makowenskyj, PS .
2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, :300-304
[10]   A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS [J].
Chang, Ik Joon ;
Kim, Jae-Joon ;
Park, Sang Phill ;
Roy, Kaushik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :650-658